Datasheet ADSP-BF531, ADSP-BF532, ADSP-BF533 (Analog Devices) - 58

制造商Analog Devices
描述Blackfin Embedded Processor
页数 / 页64 / 58 — ADSP-BF531/. ADSP-BF532. /ADSP-BF533. OUTLINE DIMENSIONS. 26.20. 0.75. …
修订版I
文件格式/大小PDF / 2.5 Mb
文件语言英语

ADSP-BF531/. ADSP-BF532. /ADSP-BF533. OUTLINE DIMENSIONS. 26.20. 0.75. 26.00 SQ. 1.60. 0.60. 25.80. MAX. 0.45. 176. 133. 132. PIN 1. 24.20. TOP VIEW

ADSP-BF531/ ADSP-BF532 /ADSP-BF533 OUTLINE DIMENSIONS 26.20 0.75 26.00 SQ 1.60 0.60 25.80 MAX 0.45 176 133 132 PIN 1 24.20 TOP VIEW

该数据表的模型线

文件文字版本

ADSP-BF531/ ADSP-BF532 /ADSP-BF533 OUTLINE DIMENSIONS
Dimensions in the outline dimension figures are shown in millimeters.
26.20 0.75 26.00 SQ 1.60 0.60 25.80 MAX 0.45 176 133 1 132 PIN 1 24.20 TOP VIEW 24.00 SQ (PINS DOWN) 23.80 1.45 1.40 0.20 1.35 0.09 3.5° 0.15 44 89 0.05 SEATING 0.08 MAX 45 88 PLANE COPLANARITY VIEW A 0.27 0.50 VIEW A BSC 0.22 ROTATED 90° CCW LEAD PITCH 0.17 COMPLIANT TO JEDEC STANDARDS MS-026-BGA
Figure 64. 176-Lead Low Profile Quad Flat Package [LQFP] (ST-176-1) Dimensions shown in millimeters Rev. I | Page 58 of 64 | August 2013 Document Outline Blackfin Embedded Processor Features Memory Peripherals Table Of Contents Revision History General Description Portable Low Power Architecture System Integration Processor Peripherals Blackfin Processor Core Memory Architecture Internal (On-Chip) Memory External (Off-Chip) Memory I/O Memory Space Booting Event Handling Core Event Controller (CEC) System Interrupt Controller (SIC) Event Control DMA Controllers Real-Time Clock Watchdog Timer Timers Serial Ports (SPORTs) Serial Peripheral Interface (SPI) Port UART Port General-Purpose I/O Port F Parallel Peripheral Interface General-Purpose Mode Descriptions Input Mode Frame Capture Mode Output Mode ITU-R 656 Mode Descriptions Active Video Only Mode Vertical Blanking Interval Mode Entire Field Mode Dynamic Power Management Full-On Operating Mode—Maximum Performance Active Operating Mode—Moderate Power Savings Sleep Operating Mode—High Dynamic Power Savings Deep Sleep Operating Mode—Maximum Dynamic Power Savings Hibernate State—Maximum Static Power Savings Power Savings Voltage Regulation Voltage Regulator Layout Guidelines Clock Signals Booting Modes Instruction Set Description Development Tools Integrated Development Environments (IDEs) EZ-KIT Lite Evaluation Board EZ-KIT Lite Evaluation Kits Software Add-Ins for CrossCore Embedded Studio Board Support Packages for Evaluation Hardware Middleware Packages Algorithmic Modules Designing an Emulator-Compatible DSP Board (Target) Additional Information Related Signal Chains Pin Descriptions Specifications Operating Conditions Electrical Characteristics Absolute Maximum Ratings ESD Sensitivity Package Information Timing Specifications Clock and Reset Timing Asynchronous Memory Read Cycle Timing Asynchronous Memory Write Cycle Timing SDRAM Interface Timing External Port Bus Request and Grant Cycle Timing Parallel Peripheral Interface Timing Serial Port Timing Serial Peripheral Interface (SPI) Port—Master Timing Serial Peripheral Interface (SPI) Port—Slave Timing General-Purpose I/O Port F Pin Cycle Timing Universal Asynchronous Receiver-Transmitter (UART) Ports—Receive and Transmit Timing Timer Clock Timing Timer Cycle Timing JTAG Test and Emulation Port Timing Output Drive Currents Test Conditions Output Enable Time Measurement Output Disable Time Measurement Example System Hold Time Calculation Capacitive Loading Thermal Characteristics 160-Ball CSP_BGA Ball Assignment 169-Ball PBGA Ball Assignment 176-Lead LQFP Pinout Outline Dimensions Surface-Mount Design Automotive Products Ordering Guide