Datasheet ADRF5549 (Analog Devices) - 6

制造商Analog Devices
描述Dual-Channel, 1.8 GHz to 2.8 GHz, Receiver Front End
页数 / 页15 / 6 — ADRF5549. Data Sheet. PIN CONFIGURATION AND FUNCTION DESCRIPTIONS. M-C. …
修订版A
文件格式/大小PDF / 326 Kb
文件语言英语

ADRF5549. Data Sheet. PIN CONFIGURATION AND FUNCTION DESCRIPTIONS. M-C. ND DD1-. DD2-. G V. GND 1. 30 GND. GND 2. 29 RxOUT-ChA. ANT-ChA 3

ADRF5549 Data Sheet PIN CONFIGURATION AND FUNCTION DESCRIPTIONS M-C ND DD1- DD2- G V GND 1 30 GND GND 2 29 RxOUT-ChA ANT-ChA 3

该数据表的模型线

文件文字版本

link to page 7 link to page 7 link to page 7 link to page 7 link to page 7 link to page 7 link to page 7 link to page 7 link to page 7 link to page 7 link to page 7 link to page 7
ADRF5549 Data Sheet PIN CONFIGURATION AND FUNCTION DESCRIPTIONS A A h A Ch Ch M-C C C ND ER ND ND ND DD1- C DD2- G T NI G G G V NI NI V 40 39 38 37 36 35 34 33 32 31 GND 1 30 GND GND 2 29 RxOUT-ChA ANT-ChA 3 28 GND GND 4 27 BP-ChA SWCTRL-ChAB 5 ADRF5549 26 PD-ChAB TOP VIEW SWVDD-ChAB 6 25 NIC (Not to Scale) GND 7 24 BP-ChB ANT-ChB 8 23 GND GND 9 22 RxOUT-ChB GND 10 21 GND 11 12 13 14 15 16 17 18 19 20 B C B C C B ND h NI ND ND ND NI NI G G G G Ch Ch M-C ER DD1- DD2- T V V NOTES 1. NIC = NOT INTERNALLY CONNECTED. IT IS RECOMMENDED TO CONNECT NIC TO THE RF GROUND OF THE PCB.
002
2. EXPOSED PAD. THE EXPOSED PAD MUST BE CONNECTED TO RF OR DC GROUND.
20828- Figure 2. Pin Configuration
Table 4. Pin Function Descriptions Pin No. Mnemonic Description
1, 2, 4, 7, 9 to 11, 14 to 16, 21, 23, 28, 30, 35 to 37, 40 GND Ground. See Figure 3 for the interface schematic. 3 ANT-ChA RF Input to Channel A. 5 SWCTRL-ChAB Control Voltage for Switches on Channel A and Channel B. See Figure 7 for the interface schematic. 6 SWVDD-ChAB Supply Voltage for Switches on Channel A and Channel B. See Figure 7 for the interface schematic. 8 ANT-ChB RF Input to Channel B. 12 TERM-ChB Termination Output. This pin is the transmitter path for Channel B. 13, 18, 19, 25, 32, 33, 38 NIC Not Internally Connected. It is recommended to connect NIC to the RF ground of the PCB. 17 VDD1-ChB Supply Voltage for Stage 1 LNA on Channel B. See Figure 5 for the interface schematic. 20 VDD2-ChB Supply Voltage for Stage 2 LNA on Channel B. See Figure 5 for the interface schematic. 22 RxOUT-ChB RF Output. This pin is the receiver path for Channel B. See Figure 4 for the interface schematic. 24 BP-ChB Bypass Second Stage LNA of Channel B. See Figure 6 for the interface schematic. 26 PD-ChAB Power-Down All Stages of LNA for Channel A and Channel B. See Figure 6 for the interface schematic. 27 BP-ChA Bypass Second Stage LNA of Channel A. See Figure 6 for the interface schematic. 29 RxOUT-ChA RF Output. This pin is the receiver path for Channel A. See Figure 4 for the interface schematic. 31 VDD2-ChA Supply Voltage for Stage 2 LNA on Channel A. See Figure 5 for the interface schematic. 34 VDD1-ChA Supply Voltage for Stage 1 LNA on Channel A. See Figure 5 for the interface schematic. 39 TERM-ChA Termination Output. This pin is the transmitter path for Channel A. EPAD Exposed Pad. The exposed pad must be connected to RF or dc ground. Rev. A | Page 6 of 15 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS ELECTRICAL SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS INTERFACE SCHEMATICS TYPICAL PERFORMANCE CHARACTERISTICS RECEIVE OPERATION High Gain Mode Low Gain Mode TRANSMIT OPERATION THEORY OF OPERATION SIGNAL PATH SELECT Receive Operation BIASING SEQUENCE APPLICATIONS INFORMATION OUTLINE DIMENSIONS ORDERING GUIDE