Datasheet ADRF5549 (Analog Devices) - 5

制造商Analog Devices
描述Dual-Channel, 1.8 GHz to 2.8 GHz, Receiver Front End
页数 / 页15 / 5 — Data Sheet. ADRF5549. ABSOLUTE MAXIMUM RATINGS. THERMAL RESISTANCE. Table …
修订版A
文件格式/大小PDF / 326 Kb
文件语言英语

Data Sheet. ADRF5549. ABSOLUTE MAXIMUM RATINGS. THERMAL RESISTANCE. Table 2. Parameter. Rating. Table 3. Thermal Resistance

Data Sheet ADRF5549 ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE Table 2 Parameter Rating Table 3 Thermal Resistance

该数据表的模型线

文件文字版本

Data Sheet ADRF5549 ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE Table 2. Parameter Rating
Thermal performance is directly linked to printed circuit board Positive Supply Voltage (PCB) design and operation environment. Careful attention to VDD1-ChA, VDD1-ChB, VDD2-ChA, 7 V PCB thermal design is required. VDD2-ChB θJC is the junction to case bottom (channel to package bottom) SWVDD-ChAB 5.4 V thermal resistance. Digital Control Input Voltage SWCTRL-ChAB −0.3 V to V 1
Table 3. Thermal Resistance
DD + 0.3 V BP-ChA, BP-ChB, and PD-ChAB −0.3 V to V 1
Package Type θ
DD + 0.3 V
JC Unit
RF Input Power (LTE Peak) CP-40-15 Transmit 53 dBm High Gain Mode and Low Gain Mode 30 °C/W Receive 25 dBm Power-Down Mode 8.7 °C/W Temperature Storage −65°C to +150°C Reflow (Moisture Sensitivity Level 260°C
ESD CAUTION
(MSL) 3 Rating) Electrostatic Discharge (ESD) Sensitivity Human Body Model (HBM) 1 kV, Class 1C Charge Device Model (CDM) 1 kV 1 VDD is the voltage of the SWVDD-ChAB, VDD1-CHA, VDD1-CHB, VDD2-CHA, and VDD2-CHB pins. Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. Rev. A | Page 5 of 15 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS ELECTRICAL SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS INTERFACE SCHEMATICS TYPICAL PERFORMANCE CHARACTERISTICS RECEIVE OPERATION High Gain Mode Low Gain Mode TRANSMIT OPERATION THEORY OF OPERATION SIGNAL PATH SELECT Receive Operation BIASING SEQUENCE APPLICATIONS INFORMATION OUTLINE DIMENSIONS ORDERING GUIDE