Preliminary Datasheet ADSP-21562, ADSP-21563, ADSP-21565 (Analog Devices) - 3

制造商Analog Devices
描述Up to 1GHz SHARC+ DSP with 640KB L1, 1024KB Shared L2 SRAM, 120-lead LQFP_EP
页数 / 页95 / 3 — Preliminary Technical Data. ADSP-21562/21563/21565. GENERAL DESCRIPTION. …
修订版PrG
文件格式/大小PDF / 2.1 Mb
文件语言英语

Preliminary Technical Data. ADSP-21562/21563/21565. GENERAL DESCRIPTION. Table 1. Processor Features1. Processor Feature

Preliminary Technical Data ADSP-21562/21563/21565 GENERAL DESCRIPTION Table 1 Processor Features1 Processor Feature

该数据表的模型线

文件文字版本

link to page 30 link to page 3
Preliminary Technical Data ADSP-21562/21563/21565 GENERAL DESCRIPTION
Reaching speeds up to 1 GHz, the ADSP-2156x processors are include cache enhancements and branch prediction, while members of the SHARC® family of products. The ADSP-2156x maintaining instruction set compatibility to previous SHARC processor is based on the SHARC+® single core. The ADSP- products. 2156x SHARC processors are members of the SIMD SHARC By integrating a rich set of industry-leading system peripherals family of digital signal processors (DSPs) that feature Analog and memory (see Table 1), the SHARC+ processor is the plat- Devices Super Harvard Architecture. These 32-bit/40-bit/64-bit form of choice for applications that require programmability floating-point processors are optimized for high performance similar to RISC (reduced instruction set computing), multime- audio/floating-point applications with large on-chip static ran- dia support, and leading edge signal processing in one dom-access memory (SRAM), multiple internal buses that integrated package. These applications span a wide array of eliminate input/output (I/O) bottlenecks, and innovative digital markets, including automotive, pro audio, and industrial-based audio interfaces (DAI). New additions to the SHARC+ core applications that require high floating-point performance.
Table 1. Processor Features1 Processor Feature ADSP-21562 ADSP-21563 ADSP-21565
SHARC+ Core (MHz max)2 400 600, 800 800, 1000 SHARC L1 SRAM (kB) 640 640 640 System L2 SRAM (kB) 256 512 1024 Memory DDR3 and DDR3L Controller (16-bit) N/A N/A N/A DAI (includes SRU) 2 2 2 Full SPORTs 2 × 4 2 × 4 2 × 4 S/PDIF Rx/Tx 2 × 1 2 × 1 2 × 1 ASRCs 2 × 4 2 × 4 2 × 4 Precision Clock Generators 2 × 2 2 × 2 2 × 2 Buffers 2 × 12 2 × 12 2 × 12 Hardware Accelerators FIR/IIR Yes Yes Yes Security Crypto Engine Yes Yes Yes I2C (TWI) 4 4 4 SPI 1 1 1 Quad SPI 2 2 2 Octal SPI 1 1 1 UARTs 2 2 2 Link Port 0 0 0 General-Purpose Timer3 6 6 6 General-Purpose Counter 1 1 1 Watchdog Timer 2 2 2 MLB 3-pin Automotive Models Only GPIO Ports Port A to B GPIO + DAI Pins 22 + 24 Package Options 120-Lead LQFP_EP 1 N/A means not applicable. 2 The values refer to different speed grades. 3 Refer to Table 14 for internal timer signal routing. Rev. PrG | Page 3 of 95 | June 2020 Document Outline System Features Memory Additional Features Applications Table of Contents Revision History General Description SHARC Processor L1 Memory L1 Master and Slave Ports L1 On-Chip Memory Bandwidth Instruction and Data Cache System Event Controller (SEC) Input Core Memory-Mapped Registers (CMMR) SHARC+ Core Architecture Single-Instruction, Multiple Data (SIMD) Computational Engine Independent Parallel Computation Units Core Timer Data Register File Context Switch Universal Registers Data Address Generators (DAG) With Zero-Overhead Hardware Circular Buffer Support Flexible Instruction Set Architecture (ISA) Variable Instruction Set Architecture (VISA) Single-Cycle Fetch of Instructional Four Operands Core Event Controller (CEC) Instruction Conflict Cache Branch Target Buffer (BTB)/Branch Predictor (BP) Addressing Spaces Additional Features System Infrastructure System L2 Memory One Time Programmable Memory (OTP) I/O Memory Space System Memory Map System Crossbars (SCBs) Direct Memory Access (DMA) Memory Direct Memory Access (MDMA) Extended Memory DMA Cyclic Redundant Code (CRC) Protection Event Handling System Event Controller (SEC) Trigger Routing Unit (TRU) Security Features Cryptographic Hardware Accelerators System Protection Unit (SPU) System Memory Protection Unit (SMPU) Security Features Disclaimer Safety Features Multiparity Bit Protected SHARC+ Core L1 Memories Error Correcting Codes (ECC) Protected L2 Memories Parity-Protected Peripheral Memories Cyclic Redundant Code (CRC) Protected Memories Signal Watchdogs System Event Controller (SEC) Memory Error Controller (MEC) Processor Peripherals Dynamic Memory Controller (DMC) Digital Audio Interface (DAI) Serial Port (SPORT) Asynchronous Sample Rate Converter (ASRC) S/PDIF-Compatible Digital Audio Receiver/Transmitter Precision Clock Generators (PCG) Universal Asynchronous Receiver/Transmitter (UART) Ports Serial Peripheral Interface (SPI) Ports Octal Serial Peripheral Interface (OSPI) Port Link Port (LP) Timers General-Purpose (GP) Timers (TIMER) Watchdog Timer (WDT) General-Purpose Counters (CNT) Media Local Bus (MediaLB) 2-Wire Controller Interface (TWI) General-Purpose I/O (GPIO) Pin Interrupts System Acceleration Finite Impulse Response (FIR) Accelerator Infinite Impulse Response (IIR) Accelerator System Design Clock Management Reset Control Unit (RCU) Clock Generation Unit (CGU) System Crystal Oscillator Clock Distribution Unit (CDU) Clock Out/External Clock Booting Power Supplies Power Management Power-Up and Power-Down Sequencing Target Board JTAG Emulator Connector System Debug System Watchpoint Unit (SWU) Debug Access Port (DAP) Development Tools Integrated Development Environments (IDEs) EZ-KIT Evaluation Board EZ-KIT Evaluation Kits Software Add Ins for CrossCore Embedded Studio Board Support Packages for Evaluation Hardware Middleware Packages Algorithmic Modules Designing an Emulator-Compatible DSP Board (Target) Additional Information Related Signal Chains ADSP-2156x Detailed Signal Descriptions 400-Ball CSP_BGA Signal Descriptions GPIO Multiplexing for 400-Ball CSP_BGA Package 120-Lead LQFP Signal Descriptions GPIO Multiplexing for 120-Lead LQFP ADSP-2156x Designer Quick Reference Preliminary Specifications Preliminary Operating Conditions Preliminary Clock Related Operating Conditions Preliminary Electrical Characteristics Absolute Maximum Ratings ESD Caution Timing Specifications Power-Up Reset Timing Clock and Reset Timing Link Ports (LPs) Serial Ports (SPORTs) Asynchronous Sample Rate Converter (ASRC)—Serial Input Port Asynchronous Sample Rate Converter (ASRC)—Serial Output Port SPI Port—Master Timing SPI0, SPI1, and SPI2 SPI Port—Slave Timing SPI0, SPI1, and SPI2 SPI Port—SPIx_RDY Slave Timing SPI Port—Open Drain Mode (ODM) Timing SPI Port—SPIx_RDY Master Timing OSPI Port—Master Timing OSPI0 Precision Clock Generator (PCG) (Direct Pin Routing) General-Purpose IO Port Timing General-Purpose I/O Timer Cycle Timing DAIx Pin to DAIx Pin Direct Routing (DAI0 Block and DAI1 Block) Up/Down Counter/Rotary Encoder Timing Universal Asynchronous Receiver-Transmitter (UART) Ports—Receive and Transmit Timing Sony/Philips Digital Interface (S/PDIF) Transmitter S/PDIF Transmitter Serial Input Waveforms S/PDIF Transmitter Input Data Timing Oversampling Clock (TxCLK) Switching Characteristics S/PDIF Receiver Internal Digital PLL Mode MediaLB (MLB) Program Trace Macrocell (PTM) Timing Debug Interface (JTAG Emulation Port) Timing ADSP-2156x 400-Ball BGA Ball Assignments ADSP-2156x 400-Ball BGA Ball Assignments (Numerical by Ball Number) ADSP-2156x 400-Ball BGA Ball Assignments (Alphabetical by Pin Name) Configuration of the 400-Ball CSP_BGA ADSP-2156x 120-Lead LQFP Lead Assignments ADSP-2156x 120-Lead LQFP Lead Assignments (Numerical by Lead Number) ADSP-2156x 120-Lead LQFP Lead Assignments (Alphabetical by Pin Name) Configuration of the 120-Lead LQFP Lead Configuration Outline Dimensions Surface-Mount Design Planned Automotive Production Products Planned Production Products Pre Release Products