Datasheet Texas Instruments SN65LVDS104 — 数据表

制造商Texas Instruments
系列SN65LVDS104
Datasheet Texas Instruments SN65LVDS104

1:4 LVDS时钟扇出缓冲器

数据表

SN65LVDS10x 4-Port LVDS and 4-Port TTL-to-LVDS Repeaters datasheet
PDF, 1.2 Mb, 修订版: G, 档案已发布: Dec 31, 2015
从文件中提取

价格

状态

SN65LVDS104DSN65LVDS104DG4SN65LVDS104DRSN65LVDS104DRG4SN65LVDS104PWSN65LVDS104PWG4SN65LVDS104PWRSN65LVDS104PWRG4
Lifecycle StatusActive (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)
Manufacture's Sample AvailabilityYesYesYesNoNoYesNoNo

打包

SN65LVDS104DSN65LVDS104DG4SN65LVDS104DRSN65LVDS104DRG4SN65LVDS104PWSN65LVDS104PWG4SN65LVDS104PWRSN65LVDS104PWRG4
N12345678
Pin1616161616161616
Package TypeDDDDPWPWPWPW
Industry STD TermSOICSOICSOICSOICTSSOPTSSOPTSSOPTSSOP
JEDEC CodeR-PDSO-GR-PDSO-GR-PDSO-GR-PDSO-GR-PDSO-GR-PDSO-GR-PDSO-GR-PDSO-G
Package QTY404025002500909020002000
CarrierTUBETUBELARGE T&RLARGE T&RTUBETUBELARGE T&RLARGE T&R
Device MarkingLVDS104LVDS104LVDS104LVDS104LVDS104LVDS104LVDS104LVDS104
Width (mm)3.913.913.913.914.44.44.44.4
Length (mm)9.99.99.99.95555
Thickness (mm)1.581.581.581.581111
Pitch (mm)1.271.271.271.27.65.65.65.65
Max Height (mm)1.751.751.751.751.21.21.21.2
Mechanical Data下载下载下载下载下载下载下载下载

参数化

Parameters / ModelsSN65LVDS104D
SN65LVDS104D
SN65LVDS104DG4
SN65LVDS104DG4
SN65LVDS104DR
SN65LVDS104DR
SN65LVDS104DRG4
SN65LVDS104DRG4
SN65LVDS104PW
SN65LVDS104PW
SN65LVDS104PWG4
SN65LVDS104PWG4
SN65LVDS104PWR
SN65LVDS104PWR
SN65LVDS104PWRG4
SN65LVDS104PWRG4
Input Frequency(Max), MHz400400400400400400400400
Input LevelLVDSLVDSLVDSLVDSLVDSLVDSLVDSLVDS
Number of Outputs44444444
Operating Temperature Range, C-40 to 85-40 to 85-40 to 85-40 to 85-40 to 85-40 to 85-40 to 85-40 to 85
Output Frequency(Max), MHz400400400400400400400400
Output LevelLVDSLVDSLVDSLVDSLVDSLVDSLVDSLVDS
Package GroupSOICSOICSOICSOICTSSOPTSSOPTSSOPTSSOP
Package Size: mm2:W x L, PKG16SOIC: 59 mm2: 6 x 9.9(SOIC)16SOIC: 59 mm2: 6 x 9.9(SOIC)16SOIC: 59 mm2: 6 x 9.9(SOIC)16SOIC: 59 mm2: 6 x 9.9(SOIC)16TSSOP: 32 mm2: 6.4 x 5(TSSOP)16TSSOP: 32 mm2: 6.4 x 5(TSSOP)16TSSOP: 32 mm2: 6.4 x 5(TSSOP)16TSSOP: 32 mm2: 6.4 x 5(TSSOP)
RatingCatalogCatalogCatalogCatalogCatalogCatalogCatalogCatalog
VCC, V3.33.33.33.33.33.33.33.3
VCC Out, V3.33.33.33.33.33.33.33.3

生态计划

SN65LVDS104DSN65LVDS104DG4SN65LVDS104DRSN65LVDS104DRG4SN65LVDS104PWSN65LVDS104PWG4SN65LVDS104PWRSN65LVDS104PWRG4
RoHSCompliantCompliantCompliantCompliantCompliantCompliantCompliantCompliant

应用须知

  • DC-Coupling Between Differential LVPECL, LVDS, HSTL, and CML
    PDF, 135 Kb, 档案已发布: Feb 19, 2003
  • AC Coupling Between Differential LVPECL, LVDS, HSTL and CML (Rev. C)
    PDF, 417 Kb, 修订版: C, 档案已发布: Oct 17, 2007
    This report provides a quick reference of ac-coupling techniques for interfacing between different logic levels. The four differential signaling levels found in this reportare low-voltage positive-referenced emitter coupled logic (LVPECL), low-voltage differential signals (LVDS), high-speed transceiver logic (HSTL), and current-modelogic (CML). From these four differential signaling levels, 16

模型线

制造商分类

  • Semiconductors> Clock and Timing> Clock Buffers> Differential