Datasheet Texas Instruments DAC5672-EP — 数据表

制造商Texas Instruments
系列DAC5672-EP
Datasheet Texas Instruments DAC5672-EP

增强型产品双路14位200Msps数模转换器

数据表

DAC5672-EP datasheet
PDF, 1.2 Mb, 修订版: A, 档案已发布: Oct 10, 2006
从文件中提取

价格

状态

DAC5672MPFBEPDAC5672MPFBREPV62/06639-01XEV62/06639-02XE
Lifecycle StatusActive (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)
Manufacture's Sample AvailabilityNoNoNoNo

打包

DAC5672MPFBEPDAC5672MPFBREPV62/06639-01XEV62/06639-02XE
N1234
Pin48484848
Package TypePFBPFBPFBPFB
Industry STD TermTQFPTQFPTQFPTQFP
JEDEC CodeS-PQFP-GS-PQFP-GS-PQFP-GS-PQFP-G
Package QTY25010001000250
CarrierJEDEC TRAY (10+1)LARGE T&RLARGE T&RJEDEC TRAY (10+1)
Device MarkingDAC5672EPDAC5672EPDAC5672EPDAC5672EP
Width (mm)7777
Length (mm)7777
Thickness (mm)1111
Pitch (mm).5.5.5.5
Max Height (mm)1.21.21.21.2
Mechanical Data下载下载下载下载

参数化

Parameters / ModelsDAC5672MPFBEP
DAC5672MPFBEP
DAC5672MPFBREP
DAC5672MPFBREP
V62/06639-01XE
V62/06639-01XE
V62/06639-02XE
V62/06639-02XE
ArchitectureCurrent SourceCurrent SourceCurrent SourceCurrent Source
DAC Channels2222
DNL(Max), +/-LSB3333
INL(Max), +/-LSB4444
InterfaceParallel CMOSParallel CMOSParallel CMOSParallel CMOS
Operating Temperature Range, C-55 to 125-55 to 125-55 to 125-55 to 125
Output Range Max., mA20202020
Output Range Min., mA2222
Output TypeCurrentCurrentCurrentCurrent
Package GroupTQFPTQFPTQFPTQFP
Package Size: mm2:W x L, PKG48TQFP: 81 mm2: 9 x 9(TQFP)48TQFP: 81 mm2: 9 x 9(TQFP)48TQFP: 81 mm2: 9 x 9(TQFP)48TQFP: 81 mm2: 9 x 9(TQFP)
Power Consumption(Typ), mW330330330330
RatingHiRel Enhanced ProductHiRel Enhanced ProductHiRel Enhanced ProductHiRel Enhanced Product
Reference: TypeIntIntIntInt
Resolution, Bits14141414
SFDR, dB84848484
SNR, dB77777777
Sample / Update Rate, MSPS275275275275
Settling Time, µs0.020.020.020.02

生态计划

DAC5672MPFBEPDAC5672MPFBREPV62/06639-01XEV62/06639-02XE
RoHSCompliantCompliantCompliantCompliant

应用须知

  • High Speed Digital-to-Analog Converters Basics (Rev. A)
    PDF, 829 Kb, 修订版: A, 档案已发布: Oct 23, 2012
  • Phase Noise Performance and Jitter Cleaning Ability of CDCE72010
    PDF, 2.3 Mb, 档案已发布: Jun 2, 2008
    This application report presents phase noise data taken on the CDCE72010 jitter cleaner and synchronizer PLL device. The phase noise performance of the CDCE72010 depends on the phase noise of the reference clock VCXO clock and the CDCE72010 itself. This application report shows the phase noise performance at several of the most popular CDMA frequencies. This data helps the user to choose the rig
  • CDCE72010 as a Clocking Solution for High-Speed Analog-to-Digital Converters
    PDF, 424 Kb, 档案已发布: Jun 8, 2008
    Texas Instruments has recently introduced a family of devices suitable to meet the demands of high-speed high-IF sampling analog-to-digital converters (ADCs) such as the ADS5483 which is capable of sampling up to 135 MSPS. To realize the full potential of these high-performance devices the system must provide an extremely low phase noise clock source. The CDCE72010 clock synthesizer chip offers

模型线

制造商分类

  • Semiconductors> Space & High Reliability> Data Converter> Digital to Analog Converters