Datasheet Texas Instruments CD74AC112M96G4 — 数据表

制造商Texas Instruments
系列CD74AC112
零件号CD74AC112M96G4
Datasheet Texas Instruments CD74AC112M96G4

具有设置和复位的16-SOIC的双路负缘触发JK触发器-55至125

数据表

CD54AC112, CD74AC112 datasheet
PDF, 857 Kb, 档案已发布: Jan 17, 2003
从文件中提取

价格

状态

Lifecycle StatusActive (Recommended for new designs)
Manufacture's Sample AvailabilityNo

打包

Pin16
Package TypeD
Industry STD TermSOIC
JEDEC CodeR-PDSO-G
Width (mm)3.91
Length (mm)9.9
Thickness (mm)1.58
Pitch (mm)1.27
Max Height (mm)1.75
Mechanical Data下载

参数化

Approx. Price (US$)0.19 | 1ku
Bits(#)2
F @ Nom Voltage(Max)(Mhz)100
ICC @ Nom Voltage(Max)(mA)0.04
Output Drive (IOL/IOH)(Max)(mA)-24/24
Package GroupSOIC
Package Size: mm2:W x L (PKG)See datasheet (PDIP)
RatingCatalog
Schmitt TriggerNo
Technology FamilyAC
VCC(Max)(V)5.5
VCC(Min)(V)1.5
Voltage(Nom)(V)3.3
5
tpd @ Nom Voltage(Max)(ns)11.1

生态计划

RoHSNot Compliant
Pb FreeNo

应用须知

  • Power-Up Behavior of Clocked Devices (Rev. A)
    PDF, 34 Kb, 修订版: A, 档案已发布: Feb 6, 2015
  • Using High Speed CMOS and Advanced CMOS in Systems With Multiple Vcc
    PDF, 43 Kb, 档案已发布: Apr 1, 1996
    Though low power consumption is a feature of CMOS devices sometimes this feature does not meet a designer?s system power supply constraints. Therefore a partial system power down or multiple Vcc supplies are used to meet the needs of the system. This document shows electrostatic discharge protection circuits. It also provides circuit and bus driver examples of partial system power down and curren

模型线

制造商分类

  • Semiconductors > Logic > Flip-Flop/Latch/Register > J-K Flip-Flop