Datasheet IP101G (IC Plus) - 9

制造商IC Plus
描述Single Port 10/100 MII/RMII/TP/Fiber Fast Ethernet Transceiver
页数 / 页66 / 9 — Pin diagram. Note:. RXDV/CRS_DV/FX_HEN. TXER/FXSD. VDDIO
文件格式/大小PDF / 1.7 Mb
文件语言英语

Pin diagram. Note:. RXDV/CRS_DV/FX_HEN. TXER/FXSD. VDDIO

Pin diagram Note: RXDV/CRS_DV/FX_HEN TXER/FXSD VDDIO

该数据表的模型线

文件文字版本

IP101G Data Sheet
1 Pin diagram NC
37 24 RXER
Note: NC
38 23 CRS/LEDMOD Those pins in "blue" are
NC
39 22
RXDV/CRS_DV/FX_HEN
different from IP101A.
NC
40 21 RXD0
NC
41 20 RXD1 RESET_N 42 IP101GA 19 RXD2
TXER/FXSD
43 (LQFP-48) 18 RXD3
NC
44 17 DGND DGND 45 16 RXCLK/50M_CLKO X1 46 15
NC
X2 47 14
VDDIO
INTR 48 13 LED3/PHY_AD3 Figure 2 IP101GA 48 Pin Top view Diagram 9/66 May 20, 2014 Copyright © 2011, IC Plus Corp. IP101G-DS-R01 Document Outline Features comparison between IP101G and IP101A/IP101AH 1 Pin diagram 2 Dice pad information 3 Pin description 3.1 IP101GA pin description 3.2 IP101GR/GRI pin description 4 Register Descriptions 4.1 Register Page mode Control Register 4.2 MII Registers 4.3 MMD Control Register 4.4 MMD Data Register 4.5 RX Counter Register 4.6 LED Pin Control Register 4.7 WOL+ Control Register 4.8 UTP PHY Specific Control Register 4.9 Digital IO Pin Control Register 5 Function Description 5.1 Major Functional Block Description 5.1.1 Transmission Description 5.1.2 MII and Management Control Interface 5.1.3 RMII Interface 5.1.4 Flexible Clock Source 5.1.5 Auto-Negotiation and Related Information 5.1.6 Auto-MDIX function 5.2 PHY Address Configuration 5.3 Power Management Tool 5.3.1 Auto Power Saving Mode 5.3.2 IEEE802.3az EEE (Energy Efficient Ethernet) 5.3.3 Force power down 5.3.4 WOL+ operation mode 5.4 LED Mode Configuration 5.5 LED Blink Timing 5.6 Repeater Mode 5.7 Interrupt 5.8 Miscellaneous 5.9 Serial Management Interface 5.10 Fiber Mode Setting 5.11 Jumbo Frame 6 Layout Guideline 6.1 General Layout Guideline 6.2 Twisted Pair recommendation 7 Electrical Characteristics 7.1 Absolute Maximum Rating 7.2 DC Characteristics 7.3 Crystal Specifications 7.4 AC Timing 7.4.1 Reset, Pin Latched-in, Clock and Power Source 7.4.2 MII Timing 7.4.3 RMII Timing 7.4.4 SMI Timing 7.4.5 MDI to MII latency delay time 7.5 Thermal Data 8 Order Information 9 Physical Dimensions 9.1 48-PIN LQFP 9.2 32-PIN QFN