Datasheet AD7292 (Analog Devices) - 3

制造商Analog Devices
描述10-Bit Monitor & Control System with ADC, DACs, Temperature Sensor and GPIOs
页数 / 页40 / 3 — Data Sheet. AD7292. SPECIFICATIONS ADC SPECIFICATIONS. Table 1. …
修订版A
文件格式/大小PDF / 695 Kb
文件语言英语

Data Sheet. AD7292. SPECIFICATIONS ADC SPECIFICATIONS. Table 1. Parameter. Min. Typ. Max. Unit. Test Conditions/Comments

Data Sheet AD7292 SPECIFICATIONS ADC SPECIFICATIONS Table 1 Parameter Min Typ Max Unit Test Conditions/Comments

该数据表的模型线

文件文字版本

link to page 6 link to page 4 link to page 4 link to page 4
Data Sheet AD7292 SPECIFICATIONS ADC SPECIFICATIONS
AVDD = 4.75 V to 5.25 V, DVDD = 1.8 V to 5.25 V, VREF = 1.25 V internal, VDRIVE = 1.8 V to 5.25 V, AGND = 0 V, TA = −40°C to +125°C, unless otherwise noted. Specifications apply to single-ended mode only, unless otherwise noted.
Table 1. Parameter Min Typ Max Unit Test Conditions/Comments
DC ACCURACY Resolution 10 Bits Integral Nonlinearity (INL)1 ±0.11 ±0.5 LSB ±0.6 LSB (AVDD − 4 × VREF) to AVDD input range Differential Nonlinearity (DNL)1 ±0.1 ±0.99 LSB Offset Error ±3 ±8 mV ±12 mV (AVDD − 4 × VREF) to AVDD input range Offset Error Matching 0.5 ±1 mV Offset Error Drift ±0.22 ppm/°C Gain Error ±0.09 ±0.25 % FS ±0.36 % FS (AVDD − 4 × VREF) to AVDD input range Gain Error Matching ±0.5 % FS Gain Error Drift ±4.17 ppm/°C DYNAMIC PERFORMANCE1 fIN = 10 kHz sine wave Signal-to-Noise Ratio (SNR) 61.5 dB Signal-to-Noise-and-Distortion (SINAD) 61.5 dB Ratio Total Harmonic Distortion (THD) −84 dB Spurious-Free Dynamic Range (SFDR) 84.5 dB Channel-to-Channel Isolation −80 dB fIN = 3 kHz to 1000 kHz Full Power Bandwidth 60 MHz At −3 dB (0 V to VREF input range) 3 MHz At −0.1 dB (0 V to VREF input range) CONVERSION RATE Conversion Time 900 ns See Table 5 Track-and-Hold Acquisition Time 45 ns Throughput Rate 625 kSPS ADC only; temperature sensor disabled 150 kSPS ADC and temperature sensor ANALOG INPUT Single-Ended Input Range With Respect to AGND 0 4 × VREF V 0 2 × VREF V 0 VREF V With Respect to AVDD AVDD − 4 × VREF AVDD V Fully Differential Input Range −4 × VREF +4 × VREF V VIN0 and VIN1 inputs only −2 × VREF +2 × VREF V −VREF +VREF V Input Capacitance 23 pF 0 V to VREF input range 18 pF 0 V to 2 × VREF input range 15 pF 0 V to 4 × VREF input range DC Input Leakage Current ±1 µA INTERNAL REFERENCE Reference Output Voltage 1.245 1.25 1.255 V At 25°C Reference Temperature Coefficient ±13 ppm/°C Rev. A | Page 3 of 40 Document Outline Features Applications Functional Block Diagram General Description Table of Contents Revision History Specifications ADC Specifications DAC Specifications General Specifications Temperature Sensor Specifications Timing Specifications Timing Diagram Absolute Maximum Ratings Thermal Resistance ESD Caution Pin Configuration and Function Descriptions Typical Performance Characteristics Theory of Operation Analog Inputs Single-Ended Mode Differential Mode ADC Transfer Functions Temperature Sensor DAC Operation Digital I/O Pins GPIO0/ALERT0 and GPIO1/ALERT1 Pins GPIO2/DAC DISABLE0 and GPIO4/DAC DISABLE1 Pins GPIO3/LDAC Pin GPIO6/BUSY Pin Serial Port Interface (SPI) Interface Protocol Register Structure Register Descriptions Vendor ID Register (Address 0x00) ADC Data Register (Address 0x01) ADC Sequence Register (Address 0x03) Configuration Register Bank (Address 0x05) Digital Output Driver Subregister (Address 0x01) Digital I/O Function Subregister (Address 0x02) General Subregister (Address 0x08) VIN RANGE0 and VIN RANGE1 Subregisters (Address 0x10 and Address 0x11) ADC Sampling Mode Subregister (Address 0x12) VIN Filter Subregister (Address 0x13) Conversion Delay Control Subregister (Address 0x14) VIN ALERT0 Routing and VIN ALERT1 Routing Subregisters (Address 0x15 and Address 0x16) Temperature Sensor Subregister (Address 0x20) Temperature Sensor Alert Routing Subregister (Address 0x21) GPIO2/DAC DISABLE0 and GPIO4/DAC DISABLE1 Subregisters (Address 0x30 and Address 0x31) Alert Limits Register Bank (Address 0x06) Alert High Limit and Alert Low Limit Subregisters Hysteresis Subregisters Alert Flags Register Bank (Address 0x07) ADC Alert Flags and TSENSE Alert Flags Subregisters (Address 0x00 and Address 0x02) Minimum and Maximum Register Bank (Address 0x08) Offset Register Bank (Address 0x09) DAC Buffer Enable Register (Address 0x0A) GPIO Register (Address 0x0B) Conversion Command Register (Address 0x0E) ADC Conversion Result Registers, VIN0 to VIN7 (Address 0x10 to Address 0x17) TSENSE Conversion Result Register (Address 0x20) DAC Channel Registers (Address 0x30 to Address 0x33) ADC Conversion Control ADC Conversion Command ADC Sequencer DAC Output Control LDAC Operation Simultaneous Update of All DAC Outputs Alerts and Limits Alert Limit Monitoring Features Hysteresis Hardware Alert Pins Alert Flag Bits in the Conversion Result Registers Alert Flags Register Bank Minimum and Maximum Conversion Results Outline Dimensions Ordering Guide