Datasheet AD7679 (Analog Devices) - 6

制造商Analog Devices
描述18-Bit, 570 kSPS PulSAR A/D Converter
页数 / 页29 / 6 — AD7679. TIMING SPECIFICATIONS. Table 3. Parameter Symbol. Min. Typ. Max. …
修订版A
文件格式/大小PDF / 513 Kb
文件语言英语

AD7679. TIMING SPECIFICATIONS. Table 3. Parameter Symbol. Min. Typ. Max. Unit

AD7679 TIMING SPECIFICATIONS Table 3 Parameter Symbol Min Typ Max Unit

该数据表的模型线

文件文字版本

link to page 7 link to page 6 link to page 6 link to page 6 link to page 6 link to page 6 link to page 6 link to page 6 link to page 6 link to page 6 link to page 7 link to page 24 link to page 24 link to page 22 link to page 23 link to page 21 link to page 21 link to page 21 link to page 21 link to page 20
AD7679 TIMING SPECIFICATIONS
–40°C to +85°C, AVDD = DVDD = 5 V, OVDD = 2.7 V to 5.25 V, unless otherwise noted.
Table 3. Parameter Symbol Min Typ Max Unit
Refer to Figure 32 and Figure 33 Convert Pulsewidth t1 10 ns Time between Conversions t2 1.75 μs CNVST LOW to BUSY HIGH Delay t3 35 ns BUSY HIGH All Modes Except Master Serial Read after Convert t4 1.5 μs Aperture Delay t5 2 ns End of Conversion to BUSY LOW Delay t6 10 ns Conversion Time t7 1.5 μs Acquisition Time t8 250 ns RESET Pulsewidth t9 10 ns Refer to Figure 34, Figure 35, and Figure 36 (Parallel Interface Modes) CNVST LOW to Data Valid Delay t10 1.5 μs Data Valid to BUSY LOW Delay t11 20 ns Bus Access Request to Data Valid t12 45 ns Bus Relinquish Time t13 5 15 ns Refer to Figure 38 and Figure 39 (Master Serial Interface Modes) 1 CS LOW to SYNC Valid Delay t14 10 ns CS LOW to Internal SCLK Valid Delay t15 10 ns CS LOW to SDOUT Delay t16 10 ns CNVST LOW to SYNC Delay t17 525 ns SYNC Asserted to SCLK First Edge Delay2 t18 3 ns Internal SCLK Period2 t19 25 40 ns Internal SCLK HIGH2 t20 12 ns Internal SCLK LOW2 t21 7 ns SDOUT Valid Setup Time2 t22 4 ns SDOUT Valid Hold Time2 t23 2 ns SCLK Last Edge to SYNC Delay2 t24 3 ns CS HIGH to SYNC HI-Z t25 10 ns CS HIGH to Internal SCLK HI-Z t26 10 ns CS HIGH to SDOUT HI-Z t27 10 ns BUSY HIGH in Master Serial Read after Convert2 t28 See Table 4 CNVST LOW to SYNC Asserted Delay t29 1.5 μs SYNC Deasserted to BUSY LOW Delay t30 25 ns Refer to Figure 40 and Figure 41 (Slave Serial Interface Modes) External SCLK Setup Time t31 5 ns External SCLK Active Edge to SDOUT Delay t32 3 18 ns SDIN Setup Time t33 5 ns SDIN Hold Time t34 5 ns External SCLK Period t35 25 ns External SCLK HIGH t36 10 ns External SCLK LOW t37 10 ns 1In serial interface modes, the SYNC, SCLK, and SDOUT timings are defined with a maximum load CL of 10 pF; otherwise, the load is 60 pF maximum. 2In Serial Master Read during Convert mode. See Table 4 for Serial Master Read after Convert mode. Rev. A | Page 5 of 28 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM GENERAL DESCRIPTION PRODUCT HGHLIGHTS TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS TIMING SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS DEFINITION OF SPECIFICATIONS TYPICAL PERFORMANCE CHARACTERISTICS CIRCUIT INFORMATION CONVERTER OPERATION Transfer Functions TYPICAL CONNECTION DIAGRAM Analog Inputs Driver Amplifier Choice Single-to-Differential Driver Voltage Reference Power Supply POWER DISSIPATION VERSUS THROUGHPUT CONVERSION CONTROL DIGITAL INTERFACE PARALLEL INTERFACE SERIAL INTERFACE MASTER SERIAL INTERFACE Internal Clock SLAVE SERIAL INTERFACE External Clock External Discontinuous Clock Data Read after Conversion External Clock Data Read during Conversion MICROPROCESSOR INTERFACING SPI Interface (ADSP-219x) APPLICATION HINTS LAYOUT EVALUATING THE AD7679’S PERFORMANCE OUTLINE DIMENSIONS ORDERING GUIDE