Datasheet LTC2328-18 (Analog Devices)

制造商Analog Devices
描述18-Bit, 1Msps, ±10.24V True Bipolar, Pseudo-Differential Input ADC with 95dB SNR
页数 / 页26 / 1 — FeaTures. DescripTion. 1Msps Throughput Rate. ±5LSB INL (Max). Guaranteed …
文件格式/大小PDF / 518 Kb
文件语言英语

FeaTures. DescripTion. 1Msps Throughput Rate. ±5LSB INL (Max). Guaranteed 18-Bit No Missing Codes. Pseudo-Differential Inputs

Datasheet LTC2328-18 Analog Devices

该数据表的模型线

文件文字版本

LTC2328-18 18-Bit, 1Msps, ±10.24V True Bipolar, Pseudo-Differential Input ADC with 95dB SNR
FeaTures DescripTion
n
1Msps Throughput Rate
The LTC®2328-18 is a low noise, high speed 18-bit suc- n
±5LSB INL (Max)
cessive approximation register (SAR) ADC with pseudo- n
Guaranteed 18-Bit No Missing Codes
differential inputs. Operating from a single 5V supply, n
Pseudo-Differential Inputs
the LTC2328-18 has a ±10.24V true bipolar input range, n
True Bipolar Input Ranges ±6.25V, ±10.24V, ±12.5V
making it ideal for high voltage applications which require n
95dB SNR (Typ) at fIN = 2kHz
a wide dynamic range. The LTC2328-18 achieves ±5LSB n
–111dB THD (Typ) at fIN = 2kHz
INL maximum, no missing codes at 18 bits with 95dB SNR. n Guaranteed Operation to 125°C The LTC2328-18 has an onboard single-shot capable n Single 5V Supply reference buffer and low drift (20ppm/°C max) 2.048V n Low Drift (20ppm/°C Max) 2.048V Internal Reference temperature compensated reference. The LTC2328-18 n Onboard Single-Shot Capable Reference Buffer also has a high speed SPI-compatible serial interface that n No Pipeline Delay, No Cycle Latency supports 1.8V, 2.5V, 3.3V and 5V logic while also featur- n 1.8V to 5V I/O Voltages ing a daisy-chain mode. The fast 1Msps throughput with n SPI-Compatible Serial I/O with Daisy-Chain Mode no cycle latency makes the LTC2328-18 ideally suited n Internal Conversion Clock for a wide variety of high speed applications. An internal n Power Dissipation 50mW (Typ) oscillator sets the conversion time, easing external timing n 16-Lead MSOP Package considerations. The LTC2328-18 dissipates only 50mW and automatically naps between conversions, leading to
applicaTions
reduced power dissipation that scales with the sampling n Programmable Logic Controllers rate. A sleep mode is also provided to reduce the power n Industrial Process Control consumption of the LTC2328-18 to 300μW for further n High Speed Data Acquisition power savings during inactive periods. n Portable or Compact Instrumentation L, LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks and SoftSpan is a trademark of Linear Technology Corporation. All other trademarks are the n ATE property of their respective owners. Protected by U.S. Patents, including 7705765, 7961132.
Typical applicaTion 32k Point FFT fS = 1Msps, fIN = 2kHz
5V 1.8V TO 5V 0 SNR = 95.3dB 10µF 2.2µF 0.1µF –20 THD = –113dB SINAD = 95.2dB +10.24V –40 + SFDR = –115dB VDD VDDLBYP OVDD –10.24V CHAIN –60 LT®1468 IN+ RDL/SDI –80 – SDO LTC2328-18 SCK –100 IN– BUSY CNV SAMPLE CLOCK REF REFBUF REFIN GND AMPLITUDE (dBFS) –120 232818 TA01 –140 47µF 100nF –160 –180 0 100 200 300 400 500 FREQUENCY (kHz) 232818 TA01b 232818fb For more information www.linear.com/LTC2328-18 1 Document Outline Features Applications Typical Application Description Absolute Maximum Ratings Order Information Pin Configuration Electrical Characteristics Converter Characteristics Dynamic Accuracy Internal Reference Characteristics Reference Buffer Characteristics Digital Inputs and Digital Outputs Power Requirements ADC Timing Characteristics Typical Performance Characteristics Pin Functions Functional Block Diagram Timing Diagram Applications Information Board Layout Package Description Revision History Typical Application Related Parts