Datasheet LTC2162, LTC2161, LTC2160 (Analog Devices) - 8

制造商Analog Devices
描述16-Bit, 65Msps Low Power ADCs
页数 / 页36 / 8 — elecTrical characTerisTics. Note 1:. Note 6:. Note 7:. Note 2:. Note 3:. …
文件格式/大小PDF / 671 Kb
文件语言英语

elecTrical characTerisTics. Note 1:. Note 6:. Note 7:. Note 2:. Note 3:. Note 8:. Note 9:. Note 4:. Note 10:. Note 5:. TiMing DiagraMs

elecTrical characTerisTics Note 1: Note 6: Note 7: Note 2: Note 3: Note 8: Note 9: Note 4: Note 10: Note 5: TiMing DiagraMs

该数据表的模型线

文件文字版本

LTC2162/LTC2161/LTC2160
elecTrical characTerisTics Note 1:
Stresses beyond those listed under Absolute Maximum Ratings
Note 6:
Integral nonlinearity is defined as the deviation of a code from a may cause permanent damage to the device. Exposure to any Absolute best fit straight line to the transfer curve. The deviation is measured from Maximum Rating condition for extended periods may affect device the center of the quantization band. reliability and lifetime.
Note 7:
Offset error is the offset voltage measured from –0.5 LSB when
Note 2:
All voltage values are with respect to GND with GND and OGND the output code flickers between 0000 0000 0000 0000 and 1111 1111 shorted (unless otherwise noted). 1111 1111 in 2’s complement output mode.
Note 3:
When these pin voltages are taken below GND or above VDD, they
Note 8:
Guaranteed by design, not subject to test. will be clamped by internal diodes. This product can handle input currents
Note 9:
VDD = 1.8V, fSAMPLE = 65MHz (LTC2162), 40MHz (LTC2161), or of greater than 100mA below GND or above VDD without latchup. 25MHz (LTC2160), CMOS outputs, ENC+ = single-ended 1.8V square wave,
Note 4:
When these pin voltages are taken below GND they will be ENC– = 0V, input range = 2VP-P with differential drive, 5pF load on each clamped by internal diodes. When these pin voltages are taken above VDD digital output unless otherwise noted. they will not be clamped by internal diodes. This product can handle input
Note 10:
Recommended operating conditions. currents of greater than 100mA below GND without latchup.
Note 5:
VDD = OVDD = 1.8V, fSAMPLE = 65MHz (LTC2162), 40MHz (LTC2161), or 25MHz (LTC2160), LVDS outputs, differential ENC+/ENC– = 2VP-P sine wave, input range = 2VP-P with differential drive, unless otherwise noted.
TiMing DiagraMs Full-Rate CMOS Output Mode Timing All Outputs are Single-Ended and Have CMOS Levels
tAP ANALOG N N + 2 N + 4 INPUT N + 3 tH N + 1 tL ENC– ENC+ tD D0–D15, OF N – 6 N – 5 N – 4 N – 3 N – 2 tC CLKOUT+ CLKOUT– 216210 TD01 216210f 8 Document Outline Features Applications Description Typical Application Absolute Maximum Ratings Pin Configuration Order Information Converter Characteristics Analog input Dynamic Accuracy Internal Reference Characteristics Digital Inputs and Outputs Power Requirements Timing Characteristics Electrical Characteristics Timing Diagrams Typical Performance Characteristics Pin Functions Functional Block Diagram Applications Information Typical Applications Package Description Typical Application Related Parts