Datasheet Linear Technology LTC2418 — 数据表

制造商Linear Technology
系列LTC2418

8/16通道24位无延迟Delta Sigma ADC

数据表

Datasheet LTC2414, LTC2418
PDF, 892 Kb, 语言: en, 文件上传: Aug 21, 2017, 页数: 50
8-/16-Channel 24-Bit No Latency ∆ΣTM ADCs
从文件中提取

价格

打包

LTC2418CGN#PBFLTC2418CGN#TRPBFLTC2418IGN#PBFLTC2418IGN#TRPBF
N1234
PackageSSOP-28
包装外形图
SSOP-28
包装外形图
SSOP-28
包装外形图
SSOP-28
包装外形图
Package CodeGNGNGNGN
Package Index05-08-1641 (GN28)05-08-1641 (GN28)05-08-1641 (GN28)05-08-1641 (GN28)
Pin Count28282828

参数化

Parameters / ModelsLTC2418CGN#PBFLTC2418CGN#TRPBFLTC2418IGN#PBFLTC2418IGN#TRPBF
ADC INL, LSB33.533.533.533.5
ADCs1111
ArchitectureDelta SigmaDelta SigmaDelta SigmaDelta Sigma
Bipolar/Unipolar InputUnipolarUnipolarUnipolarUnipolar
Bits, bits24242424
Number of Channels16161616
DNL, LSB1111
Demo BoardsDC571ADC571ADC571ADC571A
Design ToolsLinduino FileLinduino FileLinduino FileLinduino File
Export Controlnononono
FeaturesNo LatencyNo LatencyNo LatencyNo Latency
I/OSerial SPISerial SPISerial SPISerial SPI
INL ppm, ppm2222
Input DriveDifferential, Single-EndedDifferential, Single-EndedDifferential, Single-EndedDifferential, Single-Ended
Input SpanВ±VREF/2, 0V to VREF/2 (COM=GND), 0V to VREF (COM=VREF/2)В±VREF/2, 0V to VREF/2 (COM=GND), 0V to VREF (COM=VREF/2)В±VREF/2, 0V to VREF/2 (COM=GND), 0V to VREF (COM=VREF/2)В±VREF/2, 0V to VREF/2 (COM=GND), 0V to VREF (COM=VREF/2)
Internal Referencenononono
Operating Temperature Range, °C0 to 700 to 70-40 to 85-40 to 85
Power, mW1111
Simultaneousnononono
Speed, ksps0.00750.00750.00750.0075
Supply Voltage Range2.7V to 5.5V2.7V to 5.5V2.7V to 5.5V2.7V to 5.5V

生态计划

LTC2418CGN#PBFLTC2418CGN#TRPBFLTC2418IGN#PBFLTC2418IGN#TRPBF
RoHSCompliantCompliantCompliantCompliant

其他选择

LTC2414 LTC2414

应用须知

  • Delta Sigma ADC Bridge Measurement Techniques &mdash AN96
    PDF, 232 Kb, 档案已发布: Jan 17, 2005
    AN96 features several applications that demonstrate how to take full advantage of Linear Technology's delta sigma ADCs when interfacing to sensors. In many cases, signal conditioning can be greatly simplified or eliminated completely. This note explains where it is appropriate to use amplifiers and how to optimize amplifier gain. Also included are discussions on measuring effective number of bits (ENOB) and the relationship to instrument performance, frequency response of delta sigma ADCs, and test techniques. C source code for all of the applications is included to aid firmware development.
    从文件中提取

设计须知

  • 16-Channel, 24-Bit О”ОЈ ADC Provides Small, Flexible and Accurate Solutions for Data Acquisition &mdash DN297
    PDF, 106 Kb, 档案已发布: Oct 2, 2002
    从文件中提取
  • Powering Altera Arria 10 FPGA and Arria 10 SoC: Tested and Verified Power Management Solutions &mdash DN549
    PDF, 1.6 Mb, 档案已发布: Feb 19, 2016
    从文件中提取

文章

  • Avoid Debugging Cycles in Power Management for FPGA, GPU and ASIC Systems &mdash LT Journal
    PDF, 3.2 Mb, 档案已发布: Aug 25, 2016
    从文件中提取

模型线

制造商分类

  • Data Conversion > Analog-to-Digital Converters (ADC) > Precision ADCs (Fs < 10Msps) > Multi Channel ADCs