Datasheet Texas Instruments SN75LVDS83 — 数据表

制造商Texas Instruments
系列SN75LVDS83
Datasheet Texas Instruments SN75LVDS83

FlatLink(TM)变送器

数据表

FlatLink (tm) Transmitters datasheet
PDF, 884 Kb, 修订版: I, 档案已发布: May 19, 2009
从文件中提取

价格

状态

SN75LVDS83DGGSN75LVDS83DGGG4SN75LVDS83DGGRSN75LVDS83DGGR-PSN75LVDS83DGGRG4SN75LVDS83ZQLSN75LVDS83ZQLR
Lifecycle StatusNRND (Not recommended for new designs)NRND (Not recommended for new designs)NRND (Not recommended for new designs)NRND (Not recommended for new designs)NRND (Not recommended for new designs)NRND (Not recommended for new designs)NRND (Not recommended for new designs)
Manufacture's Sample AvailabilityNoNoNoNoNoNoNo

打包

SN75LVDS83DGGSN75LVDS83DGGG4SN75LVDS83DGGRSN75LVDS83DGGR-PSN75LVDS83DGGRG4SN75LVDS83ZQLSN75LVDS83ZQLR
N1234567
Pin56565656565652
Package TypeDGGDGGDGGDGGDGGZQLZQL
Industry STD TermTSSOPTSSOPTSSOPTSSOPTSSOPBGA MICROSTAR JUNIORBGA MICROSTAR JUNIOR
JEDEC CodeR-PDSO-GR-PDSO-GR-PDSO-GR-PDSO-GR-PDSO-GR-PBGA-NR-PBGA-N
Package QTY353520002000
CarrierTUBETUBELARGE T&RLARGE T&R
Device MarkingSN75LVDS83SN75LVDS83SN75LVDS83SN75LVDS83
Width (mm)6.16.16.16.16.14.54.5
Length (mm)141414141477
Thickness (mm)1.151.151.151.151.15.75.75
Pitch (mm).5.5.5.5.5.65.65
Max Height (mm)1.21.21.21.21.211
Mechanical Data下载下载下载下载下载下载下载

生态计划

SN75LVDS83DGGSN75LVDS83DGGG4SN75LVDS83DGGRSN75LVDS83DGGR-PSN75LVDS83DGGRG4SN75LVDS83ZQLSN75LVDS83ZQLR
RoHSCompliantCompliantCompliantNot CompliantCompliantNot CompliantNot Compliant
Pb FreeNoNoNo

应用须知

  • Time Budgeting of the Flatlink Interface Application Report
    PDF, 99 Kb, 档案已发布: Jun 11, 1997
    This document describes the FlatLinkE point-to-point data-transmission interface that provides better than a two-to-one reduction in the number of signal lines used for synchronous parallel data-bus structures.
  • Flatlink Data Transmission System Design Overview (Rev. A)
    PDF, 127 Kb, 修订版: A, 档案已发布: Jun 1, 2001
    FlatLink is a data transmission system that can provide better than a 2:1 reduction in the number of signal lines used for synchronous parallel data bus structures with no loss in data throughput. To do this, FlatLink takes single-ended data at clock rates of up to 68 MHz and increases the data signaling rate seven times up to 476 Mbps. The following report provides some design guidelinesfo

模型线

制造商分类

  • Semiconductors> Interface> Display & Imaging SerDes> FlatLink/FPD-Link (LVDS for LCD)