Datasheet Texas Instruments SN74LVT8996 — 数据表

制造商Texas Instruments
系列SN74LVT8996
Datasheet Texas Instruments SN74LVT8996

3.3V ABT 10位可寻址扫描端口多点可寻址IEEE STD 1149.1(JTAG)TAP收发器

数据表

3.3-V 10-Bit Addressable Scan Ports Multidrop-Addressable IEEE Std 1149.1 (JTAG) datasheet
PDF, 1.3 Mb, 修订版: A, 档案已发布: Dec 2, 1999
从文件中提取

价格

状态

SN74LVT8996DWSN74LVT8996DWRSN74LVT8996PWSN74LVT8996PWR
Lifecycle StatusActive (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)
Manufacture's Sample AvailabilityNoNoNoNo

打包

SN74LVT8996DWSN74LVT8996DWRSN74LVT8996PWSN74LVT8996PWR
N1234
Pin24242424
Package TypeDWDWPWPW
Industry STD TermSOICSOICTSSOPTSSOP
JEDEC CodeR-PDSO-GR-PDSO-GR-PDSO-GR-PDSO-G
Package QTY252000602000
CarrierTUBELARGE T&RTUBELARGE T&R
Device MarkingLVT8996LVT8996LX8996LX8996
Width (mm)7.57.54.44.4
Length (mm)15.415.47.87.8
Thickness (mm)2.352.3511
Pitch (mm)1.271.27.65.65
Max Height (mm)2.652.651.21.2
Mechanical Data下载下载下载下载

参数化

Parameters / ModelsSN74LVT8996DW
SN74LVT8996DW
SN74LVT8996DWR
SN74LVT8996DWR
SN74LVT8996PW
SN74LVT8996PW
SN74LVT8996PWR
SN74LVT8996PWR
Bits10101010
ICC @ Nom Voltage(Max), mA20202020
Operating Temperature Range, C-40 to 85-40 to 85-40 to 85-40 to 85
Output Drive (IOL/IOH)(Max), mA64/-3264/-3264/-3264/-32
Package GroupSOICSOICTSSOPTSSOP
Package Size: mm2:W x L, PKG24SOIC: 160 mm2: 10.3 x 15.5(SOIC)24SOIC: 160 mm2: 10.3 x 15.5(SOIC)24TSSOP: 50 mm2: 6.4 x 7.8(TSSOP)24TSSOP: 50 mm2: 6.4 x 7.8(TSSOP)
RatingCatalogCatalogCatalogCatalog
Technology FamilyLVTLVTLVTLVT
VCC(Max), V3.63.63.63.6
VCC(Min), V2.72.72.72.7

生态计划

SN74LVT8996DWSN74LVT8996DWRSN74LVT8996PWSN74LVT8996PWR
RoHSCompliantCompliantCompliantCompliant

应用须知

  • LVT Family Characteristics (Rev. A)
    PDF, 98 Kb, 修订版: A, 档案已发布: Mar 1, 1998
    To address the need for a complete low-voltage interface solution, Texas Instruments has developed a new generation of logic devices capable of mixed-mode operation. The LVT series relies on a state-of-the-art submicron BiCMOS process to provide up to a 90% reduction in static power dissipation over ABT. LVT devices solve the system need for a transparent seam between the low-voltage and 5-V secti
  • LVT-to-LVTH Conversion
    PDF, 84 Kb, 档案已发布: Dec 8, 1998
    Original LVT devices that have bus hold have been redesigned to add the High-Impedance State During Power Up and Power Down feature. Additional devices with and without bus hold have been added to the LVT product line. Design guidelines and issues related to the bus-hold features, switching characteristics, and timing requirements are discussed.

模型线

制造商分类

  • Semiconductors> Logic> Specialty Logic> Boundary Scan (JTAG) Logic