Datasheet Texas Instruments DAC5682Z — 数据表

制造商Texas Instruments
系列DAC5682Z
Datasheet Texas Instruments DAC5682Z

双通道,16位,1.0-GSPS,1x-4x内插数模转换器(DAC)

数据表

DAC5682Z 16-Bit, 1.0 GSPS 2x-4x Interpolating Dual-Channel Digital-to-Analog Converter (DAC) datasheet
PDF, 3.6 Mb, 修订版: F, 档案已发布: Jan 20, 2015
从文件中提取

价格

状态

DAC5682ZIRGCDAC5682ZIRGCRDAC5682ZIRGCT
Lifecycle StatusActive (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)
Manufacture's Sample AvailabilityNoYesYes

打包

DAC5682ZIRGCDAC5682ZIRGCRDAC5682ZIRGCT
N123
Pin646464
Package TypeRGCRGCRGC
Industry STD TermVQFNVQFNVQFN
JEDEC CodeS-PQFP-NS-PQFP-NS-PQFP-N
Package QTY2502000250
CarrierSMALL T&RLARGE T&RSMALL T&R
Device MarkingDAC5682ZIDAC5682ZIDAC5682ZI
Width (mm)999
Length (mm)999
Thickness (mm).88.88.88
Pitch (mm).5.5.5
Max Height (mm)111
Mechanical Data下载下载下载

参数化

Parameters / ModelsDAC5682ZIRGC
DAC5682ZIRGC
DAC5682ZIRGCR
DAC5682ZIRGCR
DAC5682ZIRGCT
DAC5682ZIRGCT
ArchitectureCurrent SinkCurrent SinkCurrent Sink
DAC Channels222
InterfaceParallel LVDSParallel LVDSParallel LVDS
Interpolation1x,2x,4x1x,2x,4x1x,2x,4x
Operating Temperature Range, C-40 to 85-40 to 85-40 to 85
Package GroupVQFNVQFNVQFN
Package Size: mm2:W x L, PKG64VQFN: 81 mm2: 9 x 9(VQFN)64VQFN: 81 mm2: 9 x 9(VQFN)64VQFN: 81 mm2: 9 x 9(VQFN)
Power Consumption(Typ), mW130013001300
RatingCatalogCatalogCatalog
Resolution, Bits161616
SFDR, dB818181
Sample / Update Rate, MSPS100010001000

生态计划

DAC5682ZIRGCDAC5682ZIRGCRDAC5682ZIRGCT
RoHSCompliantCompliantCompliant

应用须知

  • Design of Differential Filters for High-Speed Signal Chains (Rev. B)
    PDF, 166 Kb, 修订版: B, 档案已发布: Apr 30, 2010
    Differential filters have many desirable attributes. The task of designing differential filters can seem daunting at first. Single-ended filters designed in any filter design package can be converted to a differential implementation. This application report explores simple conversion techniques for low-pass, high-pass, and band-pass LC filters.
  • Interfacing op amps to high-speed DACs, Part 1: Current-sinking DACs
    PDF, 319 Kb, 档案已发布: Jul 14, 2009
  • Passive Terminations for Current Output DACs
    PDF, 244 Kb, 档案已发布: Nov 10, 2008
    The correct implementation of the high-speed DAC output termination is critical to achieving the best possible performance. The typical application involves choosing the correct network to create the necessary dc bias levels and correct effective impedance load to keep the output voltage within the compliance levels. This ensures that the maximum output signal amplitude and optimum ac performance
  • Q3 2009 Issue Analog Applications Journal
    PDF, 2.1 Mb, 档案已发布: Jul 14, 2009
  • High Speed Digital-to-Analog Converters Basics (Rev. A)
    PDF, 829 Kb, 修订版: A, 档案已发布: Oct 23, 2012
  • Phase Noise Performance and Jitter Cleaning Ability of CDCE72010
    PDF, 2.3 Mb, 档案已发布: Jun 2, 2008
    This application report presents phase noise data taken on the CDCE72010 jitter cleaner and synchronizer PLL device. The phase noise performance of the CDCE72010 depends on the phase noise of the reference clock VCXO clock and the CDCE72010 itself. This application report shows the phase noise performance at several of the most popular CDMA frequencies. This data helps the user to choose the rig
  • CDCE72010 as a Clocking Solution for High-Speed Analog-to-Digital Converters
    PDF, 424 Kb, 档案已发布: Jun 8, 2008
    Texas Instruments has recently introduced a family of devices suitable to meet the demands of high-speed high-IF sampling analog-to-digital converters (ADCs) such as the ADS5483 which is capable of sampling up to 135 MSPS. To realize the full potential of these high-performance devices the system must provide an extremely low phase noise clock source. The CDCE72010 clock synthesizer chip offers

模型线

制造商分类

  • Semiconductors> Data Converters> Digital-to-Analog Converters (DACs)> High Speed DACs (>10MSPS)