Datasheet Texas Instruments DAC5662 — 数据表

制造商Texas Instruments
系列DAC5662
Datasheet Texas Instruments DAC5662

双通道,12位,275MSPS数模转换器(DAC)

数据表

Dual, 12-Bit, 275 MSPS Digital-to-Analog Converter (Rev. B)
PDF, 728 Kb, 修订版: B, 档案已发布: May 14, 2009
Dual, 12-Bit, 275 MSPS Digital-to-Analog Converter datasheet
PDF, 725 Kb, 修订版: B, 档案已发布: May 14, 2009
从文件中提取

价格

状态

DAC5662IPFBDAC5662IPFBRDAC5662IPFBRG4
Lifecycle StatusActive (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)
Manufacture's Sample AvailabilityNoNoYes

打包

DAC5662IPFBDAC5662IPFBRDAC5662IPFBRG4
N123
Pin484848
Package TypePFBPFBPFB
Industry STD TermTQFPTQFPTQFP
JEDEC CodeS-PQFP-GS-PQFP-GS-PQFP-G
Package QTY25010001000
CarrierJEDEC TRAY (10+1)LARGE T&RLARGE T&R
Device MarkingDAC5662IDAC5662IDAC5662I
Width (mm)777
Length (mm)777
Thickness (mm)111
Pitch (mm).5.5.5
Max Height (mm)1.21.21.2
Mechanical Data下载下载下载

参数化

Parameters / ModelsDAC5662IPFB
DAC5662IPFB
DAC5662IPFBR
DAC5662IPFBR
DAC5662IPFBRG4
DAC5662IPFBRG4
Approx. Price (US$)11.25 | 1ku
ArchitectureCurrent SourceCurrent SourceCurrent Source
DAC Channels22
DAC: Channels2
IMD3(dBc)78
InterfaceParallel CMOSParallel CMOSParallel CMOS
Interpolation1x1x
Operating Temperature Range, C-40 to 85-40 to 85
Operating Temperature Range(C)-40 to 85
Package GroupTQFPTQFPTQFP
Package Size(mm2=WxL)48TQFP: 81 mm2: 9 x 9
Package Size: mm2:W x L, PKG48TQFP: 81 mm2: 9 x 9(TQFP)48TQFP: 81 mm2: 9 x 9(TQFP)
Power Consumption(Typ), mW330330
Power Consumption(Typ)(mW)330
RatingCatalogCatalogCatalog
Resolution, Bits1212
Resolution(Bits)12
SFDR, dB8181
SFDR(dB)81
SNR(dB)73
Sample / Update Rate, MSPS275275
Sample / Update Rate(MSPS)275
Settling Time(?s)0.02

生态计划

DAC5662IPFBDAC5662IPFBRDAC5662IPFBRG4
RoHSCompliantCompliantCompliant
Pb FreeYes

应用须知

  • Interfacing op amps to high-speed DACs, Part 2: Current-sourcing DACs
    PDF, 617 Kb, 档案已发布: Oct 4, 2009
  • Passive Terminations for Current Output DACs
    PDF, 244 Kb, 档案已发布: Nov 10, 2008
    The correct implementation of the high-speed DAC output termination is critical to achieving the best possible performance. The typical application involves choosing the correct network to create the necessary dc bias levels and correct effective impedance load to keep the output voltage within the compliance levels. This ensures that the maximum output signal amplitude and optimum ac performance
  • High Speed Digital-to-Analog Converters Basics (Rev. A)
    PDF, 829 Kb, 修订版: A, 档案已发布: Oct 23, 2012
  • Q4 2009 Issue Analog Applications Journal
    PDF, 1.5 Mb, 档案已发布: Oct 4, 2009
  • Wideband Complementary Current Output DAC Single-Ended Interface
    PDF, 597 Kb, 档案已发布: Jun 21, 2005
    High-speed digital-to-analog converters (DACs) most often use a transformer-coupled output stage. In applications where this configuration is not practical, a single op ampdifferential to single-ended stage has often been used. This application note steps through the exact design equations required to achieve gain matching from each output as well as a matched input impedance to each of the DA

模型线

制造商分类

  • Semiconductors> Data Converters> Digital-to-Analog Converters (DACs)> High Speed DACs (>10MSPS)