Datasheet Texas Instruments CDCLVD1204 — 数据表

制造商Texas Instruments
系列CDCLVD1204
Datasheet Texas Instruments CDCLVD1204

低抖动,2输入可选的1:4通用LVDS缓冲器

数据表

CDCLVD1204 2:4 Low Additive Jitter LVDS Buffer datasheet
PDF, 1.3 Mb, 修订版: B, 档案已发布: Oct 5, 2016
从文件中提取

价格

状态

CDCLVD1204RGTRCDCLVD1204RGTT
Lifecycle StatusActive (Recommended for new designs)Active (Recommended for new designs)
Manufacture's Sample AvailabilityYesNo

打包

CDCLVD1204RGTRCDCLVD1204RGTT
N12
Pin1616
Package TypeRGTRGT
Industry STD TermVQFNVQFN
JEDEC CodeS-PQFP-NS-PQFP-N
Package QTY3000250
CarrierLARGE T&RSMALL T&R
Device MarkingD1204D1204
Width (mm)33
Length (mm)33
Thickness (mm).9.9
Pitch (mm).5.5
Max Height (mm)11
Mechanical Data下载下载

参数化

Parameters / ModelsCDCLVD1204RGTR
CDCLVD1204RGTR
CDCLVD1204RGTT
CDCLVD1204RGTT
Additive RMS Jitter(Typ), fs171171
Input Frequency(Max), MHz800800
Input LevelLVCMOS,LVDS,LVPECLLVCMOS,LVDS,LVPECL
Number of Outputs44
Operating Temperature Range, C-40 to 85-40 to 85
Output Frequency(Max), MHz800800
Output LevelLVDSLVDS
Package GroupVQFNVQFN
Package Size: mm2:W x L, PKG16VQFN: 9 mm2: 3 x 3(VQFN)16VQFN: 9 mm2: 3 x 3(VQFN)
RatingCatalogCatalog
VCC, V2.52.5
VCC Out, V2.52.5

生态计划

CDCLVD1204RGTRCDCLVD1204RGTT
RoHSCompliantCompliant

应用须知

  • Clocking Design Guidelines: Unused Pins
    PDF, 158 Kb, 档案已发布: Nov 19, 2015

模型线

系列: CDCLVD1204 (2)

制造商分类

  • Semiconductors> Clock and Timing> Clock Buffers> Differential