Datasheet Texas Instruments CDCLVD1204 — 数据表
| 制造商 | Texas Instruments |
| 系列 | CDCLVD1204 |

低抖动,2输入可选的1:4通用LVDS缓冲器
数据表
CDCLVD1204 2:4 Low Additive Jitter LVDS Buffer datasheet
PDF, 1.3 Mb, 修订版: B, 档案已发布: Oct 5, 2016
从文件中提取
状态
| CDCLVD1204RGTR | CDCLVD1204RGTT | |
|---|---|---|
| Lifecycle Status | Active (Recommended for new designs) | Active (Recommended for new designs) |
| Manufacture's Sample Availability | Yes | No |
打包
| CDCLVD1204RGTR | CDCLVD1204RGTT | |
|---|---|---|
| N | 1 | 2 |
| Pin | 16 | 16 |
| Package Type | RGT | RGT |
| Industry STD Term | VQFN | VQFN |
| JEDEC Code | S-PQFP-N | S-PQFP-N |
| Package QTY | 3000 | 250 |
| Carrier | LARGE T&R | SMALL T&R |
| Device Marking | D1204 | D1204 |
| Width (mm) | 3 | 3 |
| Length (mm) | 3 | 3 |
| Thickness (mm) | .9 | .9 |
| Pitch (mm) | .5 | .5 |
| Max Height (mm) | 1 | 1 |
| Mechanical Data | 下载 | 下载 |
参数化
| Parameters / Models | CDCLVD1204RGTR![]() | CDCLVD1204RGTT![]() |
|---|---|---|
| Additive RMS Jitter(Typ), fs | 171 | 171 |
| Input Frequency(Max), MHz | 800 | 800 |
| Input Level | LVCMOS,LVDS,LVPECL | LVCMOS,LVDS,LVPECL |
| Number of Outputs | 4 | 4 |
| Operating Temperature Range, C | -40 to 85 | -40 to 85 |
| Output Frequency(Max), MHz | 800 | 800 |
| Output Level | LVDS | LVDS |
| Package Group | VQFN | VQFN |
| Package Size: mm2:W x L, PKG | 16VQFN: 9 mm2: 3 x 3(VQFN) | 16VQFN: 9 mm2: 3 x 3(VQFN) |
| Rating | Catalog | Catalog |
| VCC, V | 2.5 | 2.5 |
| VCC Out, V | 2.5 | 2.5 |
生态计划
| CDCLVD1204RGTR | CDCLVD1204RGTT | |
|---|---|---|
| RoHS | Compliant | Compliant |
应用须知
- Clocking Design Guidelines: Unused PinsPDF, 158 Kb, 档案已发布: Nov 19, 2015
模型线
系列: CDCLVD1204 (2)
制造商分类
- Semiconductors> Clock and Timing> Clock Buffers> Differential