Datasheet Texas Instruments CDCF5801 — 数据表
| 制造商 | Texas Instruments |
| 系列 | CDCF5801 |

基于低抖动PLL的乘法器/分频器,可编程延迟线低至10ps以下
数据表
Clock Multiplier With Delay Control and Phase Alignment datasheet
PDF, 602 Kb, 修订版: F, 档案已发布: Oct 7, 2005
从文件中提取
状态
| CDCF5801DBQ | CDCF5801DBQG4 | CDCF5801DBQR | CDCF5801DBQRG4 | |
|---|---|---|---|---|
| Lifecycle Status | NRND (Not recommended for new designs) | NRND (Not recommended for new designs) | NRND (Not recommended for new designs) | NRND (Not recommended for new designs) |
| Manufacture's Sample Availability | No | No | No | No |
打包
| CDCF5801DBQ | CDCF5801DBQG4 | CDCF5801DBQR | CDCF5801DBQRG4 | |
|---|---|---|---|---|
| N | 1 | 2 | 3 | 4 |
| Pin | 24 | 24 | 24 | 24 |
| Package Type | DBQ | DBQ | DBQ | DBQ |
| Industry STD Term | SSOP | SSOP | SSOP | SSOP |
| JEDEC Code | R-PDSO-G | R-PDSO-G | R-PDSO-G | R-PDSO-G |
| Package QTY | 50 | 50 | 2500 | 2500 |
| Carrier | TUBE | TUBE | LARGE T&R | LARGE T&R |
| Device Marking | CDCF5801 | CDCF5801 | CDCF5801 | CDCF5801 |
| Width (mm) | 3.9 | 3.9 | 3.9 | 3.9 |
| Length (mm) | 8.65 | 8.65 | 8.65 | 8.65 |
| Thickness (mm) | 1.5 | 1.5 | 1.5 | 1.5 |
| Pitch (mm) | .64 | .64 | .64 | .64 |
| Max Height (mm) | 1.75 | 1.75 | 1.75 | 1.75 |
| Mechanical Data | 下载 | 下载 | 下载 | 下载 |
生态计划
| CDCF5801DBQ | CDCF5801DBQG4 | CDCF5801DBQR | CDCF5801DBQRG4 | |
|---|---|---|---|---|
| RoHS | Compliant | Compliant | Compliant | Compliant |
模型线
系列: CDCF5801 (4)
制造商分类
- Semiconductors> Staging> Unknown> Phase Aligner