Datasheet Texas Instruments CD74AC280 — 数据表

制造商Texas Instruments
系列CD74AC280
Datasheet Texas Instruments CD74AC280

9位奇偶校验器/校验器

数据表

9-Bit Odd/Even Parity Generator/Checker datasheet
PDF, 706 Kb, 修订版: A, 档案已发布: May 17, 2000
从文件中提取

价格

状态

CD74AC280ECD74AC280MCD74AC280M96CD74AC280M96G4CD74AC280MG4
Lifecycle StatusActive (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)
Manufacture's Sample AvailabilityNoNoNoNoNo

打包

CD74AC280ECD74AC280MCD74AC280M96CD74AC280M96G4CD74AC280MG4
N12345
Pin1414141414
Package TypeNDDDD
Industry STD TermPDIPSOICSOICSOICSOIC
JEDEC CodeR-PDIP-TR-PDSO-GR-PDSO-GR-PDSO-GR-PDSO-G
Package QTY25502500250050
CarrierTUBETUBELARGE T&RLARGE T&RTUBE
Device MarkingCD74AC280EAC280MAC280MAC280MAC280M
Width (mm)6.353.913.913.913.91
Length (mm)19.38.658.658.658.65
Thickness (mm)3.91.581.581.581.58
Pitch (mm)2.541.271.271.271.27
Max Height (mm)5.081.751.751.751.75
Mechanical Data下载下载下载下载下载

参数化

Parameters / ModelsCD74AC280E
CD74AC280E
CD74AC280M
CD74AC280M
CD74AC280M96
CD74AC280M96
CD74AC280M96G4
CD74AC280M96G4
CD74AC280MG4
CD74AC280MG4
Bits22222
F @ Nom Voltage(Max), Mhz100100100100100
FunctionParityParityParityParityParity
ICC @ Nom Voltage(Max), mA0.080.080.080.080.08
Operating Temperature Range, C-55 to 125-55 to 125-55 to 125-55 to 125-55 to 125
Output Drive (IOL/IOH)(Max), mA75/-7575/-7575/-7575/-7575/-75
Package GroupPDIPSOICSOICSOICSOIC
Package Size: mm2:W x L, PKGSee datasheet (PDIP)14SOIC: 52 mm2: 6 x 8.65(SOIC)14SOIC: 52 mm2: 6 x 8.65(SOIC)14SOIC: 52 mm2: 6 x 8.65(SOIC)14SOIC: 52 mm2: 6 x 8.65(SOIC)
RatingCatalogCatalogCatalogCatalogCatalog
Technology FamilyACACACACAC
TypeOtherOtherOtherOtherOther
VCC(Max), V5.55.55.55.55.5
VCC(Min), V1.51.51.51.51.5
Voltage(Nom), V55555
tpd @ Nom Voltage(Max), ns19.119.119.119.119.1

生态计划

CD74AC280ECD74AC280MCD74AC280M96CD74AC280M96G4CD74AC280MG4
RoHSCompliantCompliantCompliantCompliantCompliant
Pb FreeYes

应用须知

  • Using High Speed CMOS and Advanced CMOS in Systems With Multiple Vcc
    PDF, 43 Kb, 档案已发布: Apr 1, 1996
    Though low power consumption is a feature of CMOS devices sometimes this feature does not meet a designer?s system power supply constraints. Therefore a partial system power down or multiple Vcc supplies are used to meet the needs of the system. This document shows electrostatic discharge protection circuits. It also provides circuit and bus driver examples of partial system power down and curren

模型线

制造商分类

  • Semiconductors> Logic> Specialty Logic> Counter/Arithmetic/Parity Function