Datasheet Texas Instruments ADS8517 — 数据表

制造商Texas Instruments
系列ADS8517
Datasheet Texas Instruments ADS8517

具有S / P接口的低功耗16位200kSPS +/- 10V双极性输入SAR ADC

数据表

16-Bit 200-kSPS Low-Power Sampling ADC w/Int Ref and Par/Serial Interface datasheet
PDF, 1.4 Mb, 修订版: A, 档案已发布: Jun 5, 2009
从文件中提取

价格

状态

ADS8517IBDWADS8517IBDWG4ADS8517IBPWADS8517IBPWRADS8517IDWADS8517IPWADS8517IPWR
Lifecycle StatusActive (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)
Manufacture's Sample AvailabilityNoYesNoNoNoYesNo

打包

ADS8517IBDWADS8517IBDWG4ADS8517IBPWADS8517IBPWRADS8517IDWADS8517IPWADS8517IPWR
N1234567
Pin28282828282828
Package TypeDWDWPWPWDWPWPW
Industry STD TermSOICSOICTSSOPTSSOPSOICTSSOPTSSOP
JEDEC CodeR-PDSO-GR-PDSO-GR-PDSO-GR-PDSO-GR-PDSO-GR-PDSO-GR-PDSO-G
Package QTY202050200020502000
CarrierTUBETUBETUBELARGE T&RTUBETUBELARGE T&R
Device MarkingBADS8517IBBADS8517IADS8517IADS8517I
Width (mm)7.57.54.44.47.54.44.4
Length (mm)17.917.99.79.717.99.79.7
Thickness (mm)2.352.35112.3511
Pitch (mm)1.271.27.65.651.27.65.65
Max Height (mm)2.652.651.21.22.651.21.2
Mechanical Data下载下载下载下载下载下载下载

参数化

Parameters / ModelsADS8517IBDW
ADS8517IBDW
ADS8517IBDWG4
ADS8517IBDWG4
ADS8517IBPW
ADS8517IBPW
ADS8517IBPWR
ADS8517IBPWR
ADS8517IDW
ADS8517IDW
ADS8517IPW
ADS8517IPW
ADS8517IPWR
ADS8517IPWR
# Input Channels1111111
Analog Voltage AVDD(Max), V5.55.55.55.55.55.55.5
Analog Voltage AVDD(Min), V4.54.54.54.54.54.54.5
ArchitectureSARSARSARSARSARSARSAR
Digital Supply(Max), V5.255.255.255.255.255.255.25
Digital Supply(Min), V1.651.651.651.651.651.651.65
INL(Max), +/-LSB1.51.51.51.51.51.51.5
Input Range(Max), V10101010101010
Input Range(Min), V-10-10-10-10-10-10-10
Input TypeSingle-EndedSingle-EndedSingle-EndedSingle-EndedSingle-EndedSingle-EndedSingle-Ended
Integrated FeaturesDaisy-Chainable,OscillatorDaisy-Chainable,OscillatorDaisy-Chainable,OscillatorDaisy-Chainable,OscillatorDaisy-Chainable,OscillatorDaisy-Chainable,OscillatorDaisy-Chainable,Oscillator
InterfaceParallel,SPIParallel,SPIParallel,SPIParallel,SPIParallel,SPIParallel,SPIParallel,SPI
Multi-Channel ConfigurationN/AN/AN/AN/AN/AN/AN/A
Operating Temperature Range, C-40 to 85-40 to 85-40 to 85-40 to 85-40 to 85-40 to 85-40 to 85
Package GroupSOICSOICTSSOPTSSOPSOICTSSOPTSSOP
Package Size: mm2:W x L, PKG28SOIC: 184 mm2: 10.3 x 17.9(SOIC)28SOIC: 184 mm2: 10.3 x 17.9(SOIC)28TSSOP: 62 mm2: 6.4 x 9.7(TSSOP)28TSSOP: 62 mm2: 6.4 x 9.7(TSSOP)28SOIC: 184 mm2: 10.3 x 17.9(SOIC)28TSSOP: 62 mm2: 6.4 x 9.7(TSSOP)28TSSOP: 62 mm2: 6.4 x 9.7(TSSOP)
Power Consumption(Typ), mW60606060606060
RatingCatalogCatalogCatalogCatalogCatalogCatalogCatalog
Reference ModeExt,IntExt,IntExt,IntExt,IntExt,IntExt,IntExt,Int
Resolution, Bits16161616161616
SINAD, dB88.588.588.588.588.588.588.5
SNR, dB89898989898989
Sample Rate (max), SPS200kSPS200kSPS200kSPS200kSPS200kSPS200kSPS200kSPS
Sample Rate(Max), MSPS0.20.20.20.20.20.20.2
THD(Typ), dB-98-98-98-98-98-98-98

生态计划

ADS8517IBDWADS8517IBDWG4ADS8517IBPWADS8517IBPWRADS8517IDWADS8517IPWADS8517IPWR
RoHSCompliantCompliantCompliantCompliantCompliantCompliantCompliant

应用须知

  • Determining Minimum Acquisition Times for SAR ADCs, part 2
    PDF, 215 Kb, 档案已发布: Mar 17, 2011
    The input structure circuit of a successive-approximation register analog-to-digital converter (SAR ADC) incombination with the driving circuit forms a transfer function that can be used to determine minimum acquisition times for different types of applied input signals. This application report, which builds on Determining Minimum Acquisition Times for SAR ADCs When a Step Function is Applied to

模型线

制造商分类

  • Semiconductors> Data Converters> Analog-to-Digital Converters (ADCs)> Precision ADCs (<=10MSPS)