Datasheet Texas Instruments ADS8410 — 数据表

制造商Texas Instruments
系列ADS8410
Datasheet Texas Instruments ADS8410

16位,单极性伪差分输入,2MSPS采样率,具有LVDS串行接口的4.75V至5.25V ADC

数据表

16-Bit, 2-MSPS, LVDS Serial Interface, SAR ADC. datasheet
PDF, 999 Kb, 修订版: A, 档案已发布: May 5, 2013
从文件中提取

价格

状态

ADS8410IBRGZTADS8410IRGZT
Lifecycle StatusActive (Recommended for new designs)Active (Recommended for new designs)
Manufacture's Sample AvailabilityNoNo

打包

ADS8410IBRGZTADS8410IRGZT
N12
Pin4848
Package TypeRGZRGZ
Industry STD TermVQFNVQFN
JEDEC CodeS-PQFP-NS-PQFP-N
Package QTY250250
CarrierSMALL T&RSMALL T&R
Device MarkingADS8410IADS8410I
Width (mm)77
Length (mm)77
Thickness (mm).9.9
Pitch (mm).5.5
Max Height (mm)11
Mechanical Data下载下载

参数化

Parameters / ModelsADS8410IBRGZT
ADS8410IBRGZT
ADS8410IRGZT
ADS8410IRGZT
# Input Channels11
Analog Voltage AVDD(Max), V5.255.25
Analog Voltage AVDD(Min), V4.754.75
ArchitectureSARSAR
Digital Supply(Max), V5.255.25
Digital Supply(Min), V2.72.7
INL(Max), +/-LSB2.52.5
Input Range(Max), V4.14.1
Input TypePseudo-Differential,Single-EndedPseudo-Differential,Single-Ended
Integrated FeaturesDaisy-Chainable,OscillatorDaisy-Chainable,Oscillator
InterfaceParallelParallel
Multi-Channel ConfigurationN/AN/A
Operating Temperature Range, C-40 to 85-40 to 85
Package GroupVQFNVQFN
Package Size: mm2:W x L, PKG48VQFN: 49 mm2: 7 x 7(VQFN)48VQFN: 49 mm2: 7 x 7(VQFN)
Power Consumption(Typ), mW155155
RatingCatalogCatalog
Reference ModeExt,IntExt,Int
Resolution, Bits1616
SINAD, dB8787
SNR, dB87.587.5
Sample Rate (max), SPS2MSPS2MSPS
Sample Rate(Max), MSPS22
THD(Typ), dB-98-98

生态计划

ADS8410IBRGZTADS8410IRGZT
RoHSCompliantCompliant

应用须知

  • Connecting ADS8410/13 With Long Cable
    PDF, 773 Kb, 档案已发布: Dec 2, 2005
    Many applications require that the analog-to-digital converter (ADC) be located near the field sensor; however, the digital processing often occurs at a distance. Therefore, the input and output signals need to travel through a long cable from the field sensor to the site where digital processing occurs. This application report is a guide for using a 1-meter cable, the Samtec EQCD Series high data
  • Using ADS8410/13 in Daisy Chain Mode
    PDF, 3.2 Mb, 档案已发布: May 22, 2006
    Many applications require multiple analog-to-digital converters (ADC) in a system. Daisy chaining multiple ADCs enables the use of a single data receiver or a small FPGA. It offers easy and minimal digital routing. This application report describes how multiple ADCs (ADS8410/13) work in a daisy-chain mode. The device offers a high-speed (200 Mbps) LVDS serial interface. This application report als
  • Using ADS8410/13 in Cascade Mode
    PDF, 2.9 Mb, 档案已发布: Jun 8, 2006
    Many applications require multiple analog-to-digital converters (ADC) in a system. Cascading multiple ADCs enables the use of a single data receiver or a small FPGA. This offers lower power consumption and independent ADC usage. This application report describes how multiple ADCs (ADS8410/13) work in a cascade mode. The ADS8410/13 integrated circuit offers a high-speed (200 Mbps) LVDS serial inter
  • Using ADS8411 in a Multiplexed Analog Input Application (Rev. A)
    PDF, 2.1 Mb, 修订版: A, 档案已发布: Feb 15, 2006
    This application report is intended as a guide for using an analog multiplexer to multiplex several input signals to a single high-resolution, high-speed SAR analog-to-digital converter (ADC). The ADC and the multiplexer used were the ADS8411 and the TS5A3159/3359, respectively. This document discusses the important parameters of a multiplexer and defines a few important measurements for evaluatin
  • Determining Minimum Acquisition Times for SAR ADCs, part 1 (Rev. A)
    PDF, 227 Kb, 修订版: A, 档案已发布: Nov 10, 2010
    This application report analyzes a simple method for calculating minimum acquisition times for successive-approximation register analog-to-digital converters (SAR ADCs). The input structure of the ADC is examined along with the driving circuit. The voltage on the sampling capacitor is then determined for the case when a step function is applied to the input of the driving circuit. Three different
  • Determining Minimum Acquisition Times for SAR ADCs, part 2
    PDF, 215 Kb, 档案已发布: Mar 17, 2011
    The input structure circuit of a successive-approximation register analog-to-digital converter (SAR ADC) incombination with the driving circuit forms a transfer function that can be used to determine minimum acquisition times for different types of applied input signals. This application report, which builds on Determining Minimum Acquisition Times for SAR ADCs When a Step Function is Applied to

模型线

系列: ADS8410 (2)

制造商分类

  • Semiconductors> Data Converters> Analog-to-Digital Converters (ADCs)> Precision ADCs (<=10MSPS)