Datasheet Texas Instruments ADS7824 — 数据表

制造商Texas Instruments
系列ADS7824
Datasheet Texas Instruments ADS7824

4通道12位采样CMOS A / D转换器

数据表

4-Channel, 12-Bit Sampling CMOS A/D Converter datasheet
PDF, 800 Kb, 档案已发布: Sep 27, 2000
从文件中提取

价格

状态

ADS7824UADS7824U/1KADS7824UBADS7824UBE4
Lifecycle StatusActive (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)Active (Recommended for new designs)
Manufacture's Sample AvailabilityNoNoNoNo

打包

ADS7824UADS7824U/1KADS7824UBADS7824UBE4
N1234
Pin28282828
Package TypeDWDWDWDW
Industry STD TermSOICSOICSOICSOIC
JEDEC CodeR-PDSO-GR-PDSO-GR-PDSO-GR-PDSO-G
Package QTY2010002020
CarrierTUBELARGE T&RTUBETUBE
Device MarkingADS7824UADS7824UBB
Width (mm)7.57.57.57.5
Length (mm)17.917.917.917.9
Thickness (mm)2.352.352.352.35
Pitch (mm)1.271.271.271.27
Max Height (mm)2.652.652.652.65
Mechanical Data下载下载下载下载

参数化

Parameters / ModelsADS7824U
ADS7824U
ADS7824U/1K
ADS7824U/1K
ADS7824UB
ADS7824UB
ADS7824UBE4
ADS7824UBE4
# Input Channels4444
Analog Voltage AVDD(Max), V5.255.255.255.25
Analog Voltage AVDD(Min), V4.754.754.754.75
ArchitectureSARSARSARSAR
Digital Supply(Max), V5.255.255.255.25
Digital Supply(Min), V4.754.754.754.75
INL(Max), +/-LSB0.50.50.50.5
Input Range(Max), V10101010
Input Range(Min), V-10-10-10-10
Input TypeSingle-EndedSingle-EndedSingle-EndedSingle-Ended
Integrated FeaturesN/AN/AN/AN/A
InterfaceParallel,SerialParallel,SerialParallel,SerialParallel,Serial
Multi-Channel ConfigurationMultiplexedMultiplexedMultiplexedMultiplexed
Operating Temperature Range, C-40 to 85-40 to 85-40 to 85-40 to 85
Package GroupSOICSOICSOICSOIC
Package Size: mm2:W x L, PKG28SOIC: 184 mm2: 10.3 x 17.9(SOIC)28SOIC: 184 mm2: 10.3 x 17.9(SOIC)28SOIC: 184 mm2: 10.3 x 17.9(SOIC)28SOIC: 184 mm2: 10.3 x 17.9(SOIC)
Power Consumption(Typ), mW50505050
RatingCatalogCatalogCatalogCatalog
Reference ModeExt,IntExt,IntExt,IntExt,Int
Resolution, Bits12121212
SINAD, dBN/AN/AN/AN/A
SNR, dB73737373
Sample Rate (max), SPS40kSPS40kSPS40kSPS40kSPS
Sample Rate(Max), MSPS0.040.040.040.04
THD(Typ), dB-90-90-90-90

生态计划

ADS7824UADS7824U/1KADS7824UBADS7824UBE4
RoHSCompliantCompliantCompliantCompliant

应用须知

  • Using the Continuos Parallel Mode with the ADS7824 and ADS7825
    PDF, 57 Kb, 档案已发布: Sep 27, 2000
    The ADS7824 and ADS7825 are 12-bit and 16-bit converters that have a four channel multiplexed front end. The channel selection on the analog input of these converters is programmable by way of the pins on the devices, A0 and A1. This feature provides the most flexibility by allowing the user to change to the preferred input channel on the fly. Additionally, the input channels can be cycled by util
  • ADS7809 Tag Features
    PDF, 50 Kb, 档案已发布: Sep 27, 2000
    The ADS7809 is part of a family of capacitive redistribution SAR A/D converters that feature a serial output and a tag pin for cascading multiple converters. Other members of this family include the ADS7806, ADS7807, ADS7808, ADS7824, and ADS7825. Note that the even numbered converters are 12-bit converters and the odd numbered converters are 16-bit converters.
  • Determining Minimum Acquisition Times for SAR ADCs, part 1 (Rev. A)
    PDF, 227 Kb, 修订版: A, 档案已发布: Nov 10, 2010
    This application report analyzes a simple method for calculating minimum acquisition times for successive-approximation register analog-to-digital converters (SAR ADCs). The input structure of the ADC is examined along with the driving circuit. The voltage on the sampling capacitor is then determined for the case when a step function is applied to the input of the driving circuit. Three different
  • Determining Minimum Acquisition Times for SAR ADCs, part 2
    PDF, 215 Kb, 档案已发布: Mar 17, 2011
    The input structure circuit of a successive-approximation register analog-to-digital converter (SAR ADC) incombination with the driving circuit forms a transfer function that can be used to determine minimum acquisition times for different types of applied input signals. This application report, which builds on Determining Minimum Acquisition Times for SAR ADCs When a Step Function is Applied to
  • Analog-to-Digital Converter Grounding Practices Affect System Performance (Rev. A)
    PDF, 69 Kb, 修订版: A, 档案已发布: May 18, 2015
  • A Glossary of Analog-to-Digital Specifications and Performance Characteristics (Rev. B)
    PDF, 425 Kb, 修订版: B, 档案已发布: Oct 9, 2011
    This glossary is a collection of the definitions of Texas Instruments' Delta-Sigma (О”ОЈ), successive approximation register (SAR), and pipeline analog-to-digital (A/D) converter specifications and performance characteristics. Although there is a considerable amount of detail in this document, the product data sheet for a particular product specification is the best and final reference.
  • Principles of Data Acquisition and Conversion (Rev. A)
    PDF, 132 Kb, 修订版: A, 档案已发布: Apr 16, 2015

模型线

制造商分类

  • Semiconductors> Data Converters> Analog-to-Digital Converters (ADCs)> Precision ADCs (<=10MSPS)