Datasheet Texas Instruments SN74F112DRE4 — 数据表
| 制造商 | Texas Instruments |
| 系列 | SN74F112 |
| 零件号 | SN74F112DRE4 |

具有清晰和预设16-SOIC的双路JK负沿触发触发器0至70
数据表
Dual Negative-Edge-Triggered J-K Flip-Flop With Clear And Preset datasheet
PDF, 639 Kb, 修订版: A, 档案已发布: Oct 1, 1993
从文件中提取
状态
| Lifecycle Status | Active (Recommended for new designs) |
| Manufacture's Sample Availability | No |
打包
| Pin | 16 |
| Package Type | D |
| Industry STD Term | SOIC |
| JEDEC Code | R-PDSO-G |
| Package QTY | 2500 |
| Carrier | LARGE T&R |
| Device Marking | F112 |
| Width (mm) | 3.91 |
| Length (mm) | 9.9 |
| Thickness (mm) | 1.58 |
| Pitch (mm) | 1.27 |
| Max Height (mm) | 1.75 |
| Mechanical Data | 下载 |
参数化
| Bits | 2 |
| F @ Nom Voltage(Max) | 70 Mhz |
| ICC @ Nom Voltage(Max) | 19 mA |
| Output Drive (IOL/IOH)(Max) | -1/20 mA |
| Package Group | SOIC |
| Package Size: mm2:W x L | 16SOIC: 59 mm2: 6 x 9.9(SOIC) PKG |
| Rating | Catalog |
| Schmitt Trigger | No |
| Technology Family | F |
| VCC(Max) | 5.5 V |
| VCC(Min) | 4.5 V |
| Voltage(Nom) | 5 V |
| tpd @ Nom Voltage(Max) | 7.5 ns |
生态计划
| RoHS | Compliant |
模型线
系列: SN74F112 (9)
制造商分类
- Semiconductors > Logic > Flip-Flop/Latch/Register > J-K Flip-Flop