Datasheet Texas Instruments SN74ALVTH16827DLR — 数据表

制造商Texas Instruments
系列SN74ALVTH16827
零件号SN74ALVTH16827DLR
Datasheet Texas Instruments SN74ALVTH16827DLR

具有三态输出的2.5V / 3.3V 20位缓冲器/驱动器56-SSOP -40至85

数据表

2.5-V/3.3-V 20-Bit Buffers/Drivers With 3-State Outputs datasheet
PDF, 428 Kb, 修订版: E, 档案已发布: Dec 18, 1998
从文件中提取

价格

状态

Lifecycle StatusActive (Recommended for new designs)
Manufacture's Sample AvailabilityNo

打包

Pin56
Package TypeDL
Industry STD TermSSOP
JEDEC CodeR-PDSO-G
Package QTY1000
CarrierLARGE T&R
Device MarkingALVTH16827
Width (mm)7.49
Length (mm)18.41
Thickness (mm)2.59
Pitch (mm).635
Max Height (mm)2.79
Mechanical Data下载

参数化

Bits20
F @ Nom Voltage(Max)100 Mhz
ICC @ Nom Voltage(Max)6 mA
Operating Temperature Range-40 to 85 C
Output Drive (IOL/IOH)(Max)-64/64 mA
Package GroupSSOP
Package Size: mm2:W x L56SSOP: 191 mm2: 10.35 x 18.42(SSOP) PKG
RatingCatalog
Schmitt TriggerNo
Technology FamilyALVT
VCC(Max)3.6 V
VCC(Min)2.3 V
Voltage(Nom)2.5,3.3 V
tpd @ Nom Voltage(Max)3.2,2.8 ns

生态计划

RoHSCompliant

应用须知

  • Advanced Low-Voltage Technology
    PDF, 59 Kb, 档案已发布: Jul 27, 1999
    ALVT, the advanced low-voltage logic family, offers high-performance BiCMOS devices that are functional at 3.3-V and 2.5-V V sub CC and have low propagation delay, low static-power consumption, and 64 mA current drive. Other features include 5-V tolerance; auto3-state; bus hold; partial power down, hot insertion, and live insertion; and excellent simultaneous-switching and output-skew performance.
  • Bus-Hold Circuit
    PDF, 418 Kb, 档案已发布: Feb 5, 2001
    When designing systems that include CMOS devices, designers must pay special attention to the operating condition in which all of the bus drivers are in an inactive, high-impedance condition (3-state). Unless special measures are taken, this condition can lead to undefined levels and, thus, to a significant increase in the device?s power dissipation. In extreme cases, this leads to oscillation of
  • 16-Bit Widebus Logic Families in 56-Ball 0.65-mm Pitch Very Thin Fine-Pitch BGA (Rev. B)
    PDF, 895 Kb, 修订版: B, 档案已发布: May 22, 2002
    TI?s 56-ball MicroStar Jr.E package registered under JEDEC MO-225 has demonstrated through modeling and experimentation that it is an optimal solution for reducing inductance and capacitance improving thermal performance and minimizing board area usage in integrated bus functions. Multiple functions released in the 56-ball MicroStar Jr.E package have superior performance characteristics compa
  • Benefits & Issues of Migrating 5-V and 3.3-V Logic to Lower-Voltage Supplies (Rev. A)
    PDF, 154 Kb, 修订版: A, 档案已发布: Sep 8, 1999
    In the last few years the trend toward reducing supply voltage (VCC) has continued as reflected in an additional specification of 2.5-V VCC for the AVC ALVT ALVC LVC LV and the CBTLV families.In this application report the different logic levels at VCC of 5 V 3.3 V 2.5 V and 1.8 V are compared. Within the report the possibilities for migration from 5-V logic and 3.3-V logic families
  • Power-Up 3-State (PU3S) Circuits in TI Standard Logic Devices
    PDF, 209 Kb, 档案已发布: May 10, 2002
    Many telecom and networking applications require that cards be inserted and extracted from a live backplane without interrupting data or damaging components. To achieve this interface terminals of the card must be electrically isolated from the bus system during insertion or extraction from the backplane. To facilitate this Texas Instruments provides bus-interface and logic devices with features

模型线

制造商分类

  • Semiconductors > Logic > Buffer/Driver/Transceiver > Non-Inverting Buffer/Driver