ADM7155. Data Sheet. 155. Thermal Characterization Parameter (ΨJB). 145. 135. 125. (°C). 115. URE. 102. R E. M E. N T. JUN. 6400mm2. 500mm2. 25mm2 T. 160
link to page 20 link to page 20 link to page 21 link to page 21 ADM7155Data Sheet155Thermal Characterization Parameter (ΨJB)145 When board temperature is known, use the thermal 135125 characterization parameter, ΨJB, to estimate the junction (°C)115 temperature rise (see Figure 62 and Figure 63). Maximum URE junction temperature (T AT102 J) is calculated from the board R E95 temperature (T P B) and power dissipation (PD) using the following M E85 formula: N T75IO TJ = TB + (PD × ΨJB) (5) 65CT55 The typical value of ΨJB is 15.1°C/W for the 8-lead LFCSP JUN6400mm245500mm2 package and 17.9°C/W for the 8-lead SOIC package. 3525mm2 T16025J MAX0 0.2 0.4 0.6 0.8 1.0 1.2 1.4 1.6 1.8 2.0 2.2 2.4 2.6 2.8 3.0 58 0 140TOTAL POWER DISSIPATION (W) 325- 12 ) Figure 59. Junction Temperature vs. Total Power Dissipation for (°C120E the 8-Lead SOIC, TA = 25°C R TU100160A R E150P80M) 140TE60(°CONE 130TIRCTUN40B = 25°C120TATJUB = 50°CRTE 11020B = 65°CPTB = 85°CM E 100TJ MAX0N T 1 900 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 6.0 6.5 7.0 7.5 8.0 8.5 9.0 06 IOTOTAL POWER DISSIPATION (W) 325- 80 12 NCT JU6400mm2 Figure 62. Junction Temperature vs. Total Power Dissipation for 70500mm2 the 8-Lead LFCSP 6025mm2 T16050J MAX 9 00.2 0.4 0.6 0.8 1.0 1.2 1.4 1.6 1.8 2.0 2.2 2.4 05 140TOTAL POWER DISSIPATION (W) 325- 12 Figure 60. Junction Temperature vs. Total Power Dissipation for (°C)120 the 8-Lead SOIC, TA = 50°C URE100155AT R E P80145M E)135N T60(°CIOE RCTTU12540B = 25°CTATJUNB = 50°CRTE11520B = 65°CPTB = 85°CM E105TJ MAX0N T0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 6.0 6.5 7.0 7.5 62 0 IO95TOTAL POWER DISSIPATION (W) 325- 12 NCT85JU6400mm2 Figure 63. Junction Temperature vs. Total Power Dissipation for 500mm2 the 8-Lead SOIC 7525mm2 TPSRR PERFORMANCE65J MAX 0 00.20.40.60.81.01.21.41.61.82.0 06 The ADM7155 is available in four models that optimize power TOTAL POWER DISSIPATION (W) 325- 12 dissipation and PSRR performance as a function of input and Figure 61. Junction Temperature vs. Total Power Dissipation for the 8-Lead SOIC, T output voltage. See Table 9 and Table 10 for selection guides. A = 85°C Rev. C | Page 20 of 24 Document Outline FEATURES APPLICATIONS TYPICAL APPLICATION CIRCUIT GENERAL DESCRIPTION REVISION HISTORY SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS THERMAL DATA THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS THEORY OF OPERATION APPLICATIONS INFORMATION ADIsimPOWER DESIGN TOOL CAPACITOR SELECTION Output Capacitor Input and VREG Capacitor REF Capacitor BYP Capacitor Capacitor Properties UNDERVOLTAGE LOCKOUT (UVLO) PROGRAMMABLE PRECISION ENABLE START-UP TIME REF, BYP, AND VREG PINS CURRENT-LIMIT AND THERMAL OVERLOAD PROTECTION THERMAL CONSIDERATIONS Thermal Characterization Parameter (ΨJB) PSRR PERFORMANCE PCB LAYOUT CONSIDERATIONS OUTLINE DIMENSIONS ORDERING GUIDE