Datasheet Texas Instruments ADC10D1000QML-SP — 数据表

制造商Texas Instruments
系列ADC10D1000QML-SP
Datasheet Texas Instruments ADC10D1000QML-SP

低功耗,10位,双1.0 GSPS或单2.0 GSPS A / D转换器

数据表

ADC10D1000QML Low-Power, 10-Bit, Dual 1-GSPS or Single 2-GSPS Analog-to-Digital Converter datasheet
PDF, 1.3 Mb, 修订版: G, 档案已发布: Dec 7, 2016
从文件中提取

状态

ADC10D1000CCMLSADC10D1000CCMPR
Lifecycle StatusActive (Recommended for new designs)Active (Recommended for new designs)
Manufacture's Sample AvailabilityNoNo

打包

ADC10D1000CCMLSADC10D1000CCMPR
N12
Pin376376
Package TypeNAANAA
Industry STD TermCCGACCGA
JEDEC CodeS-CBGA-NS-CBGA-N
Package QTY11
Device MarkingADC10D1000CCMLSES
Width (mm)27.9427.94
Length (mm)27.9427.94
Thickness (mm)2.792.79
Pitch (mm)1.271.27
Max Height (mm)3.53.5
Mechanical Data下载下载

参数化

Parameters / ModelsADC10D1000CCMLS
ADC10D1000CCMLS
ADC10D1000CCMPR
ADC10D1000CCMPR
# Input Channels2,12,1
Analog Voltage AVDD(Max), V2.22.2
Analog Voltage AVDD(Min), V1.81.8
ArchitectureFolding InterpolatingFolding Interpolating
ENOB, Bits99
INL(Max), +/-LSB0.70.7
INL(Typ), +/-LSB0.70.7
InterfaceParallel LVDSParallel LVDS
Operating Temperature Range, C-55 to 125,25-55 to 125,25
Package GroupCCGACCGA
Package Size: mm2:W x L, PKG376CCGA: 781 mm2: 27.94 x 27.94(CCGA)376CCGA: 781 mm2: 27.94 x 27.94(CCGA)
Power Consumption(Typ), mW29002900
RatingSpaceSpace
Reference ModeIntInt
Resolution, Bits1010
SFDR, dB6363
SNR, dB56.856.8
Sample Rate (max), SPS2GSPS2GSPS

生态计划

ADC10D1000CCMLSADC10D1000CCMPR
RoHSSee ti.comSee ti.com

应用须知

  • Signal Chain Noise Figure Analysis
    PDF, 615 Kb, 档案已发布: Oct 29, 2014
  • Synchronizing the Giga-Sample ADCs Interfaced with Multiple FPGAs
    PDF, 943 Kb, 档案已发布: Aug 6, 2014
  • AN-2128 ADC1xD1x00 Pin Compatibility (Rev. C)
    PDF, 60 Kb, 修订版: C, 档案已发布: May 1, 2013
    In order to facilitate upgrading applications from a 10-bit Gig ADC to a 12-bit Gig ADC, the ADC10D1x00(ADC10D1500/ADC10D1000) is designed to be pin-compatible with the ADC12D1x00(ADC12D1800/1600/1000). This means that a single board layout may be designed with both resolutionADCs in mind for more cost efficient and time-to-market product development.
  • From Sample Instant to Data Output: Understanding Latency in the GSPS ADC
    PDF, 392 Kb, 档案已发布: Dec 18, 2012
    For many applications which use ultra high-speed ADCs, latency can be a critical performance specification. For example, if the ADC is used in any kind of feedback loop, then the absolute latency is an important factor. For a MIMO system such as a phased array radar, the relative difference and variability in latency becomes important. This application note covers latency in the GSPS ADC products,
  • AN-2132 Synchronizing Multiple GSPS ADCs in a System: The AutoSync Feature (Rev. G)
    PDF, 169 Kb, 修订版: G, 档案已发布: Feb 3, 2017

模型线

系列: ADC10D1000QML-SP (2)

制造商分类

  • Semiconductors> Space & High Reliability> Data Converter> Analog to Digital Converters